8103 lines
439 KiB
C
8103 lines
439 KiB
C
/*
|
|
** ###################################################################
|
|
** Processors: MKL25Z128FM4
|
|
** MKL25Z128FT4
|
|
** MKL25Z128LH4
|
|
** MKL25Z128VLK4
|
|
**
|
|
** Compilers: Keil ARM C/C++ Compiler
|
|
** Freescale C/C++ for Embedded ARM
|
|
** GNU C Compiler
|
|
** GNU C Compiler - CodeSourcery Sourcery G++
|
|
** IAR ANSI C/C++ Compiler for ARM
|
|
**
|
|
** Reference manual: KL25P80M48SF0RM, Rev.3, Sep 2012
|
|
** Version: rev. 2.5, 2015-02-19
|
|
** Build: b150220
|
|
**
|
|
** Abstract:
|
|
** CMSIS Peripheral Access Layer for MKL25Z4
|
|
**
|
|
** Copyright (c) 1997 - 2015 Freescale Semiconductor, Inc.
|
|
** All rights reserved.
|
|
**
|
|
** Redistribution and use in source and binary forms, with or without modification,
|
|
** are permitted provided that the following conditions are met:
|
|
**
|
|
** o Redistributions of source code must retain the above copyright notice, this list
|
|
** of conditions and the following disclaimer.
|
|
**
|
|
** o Redistributions in binary form must reproduce the above copyright notice, this
|
|
** list of conditions and the following disclaimer in the documentation and/or
|
|
** other materials provided with the distribution.
|
|
**
|
|
** o Neither the name of Freescale Semiconductor, Inc. nor the names of its
|
|
** contributors may be used to endorse or promote products derived from this
|
|
** software without specific prior written permission.
|
|
**
|
|
** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
|
|
** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
|
|
** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
|
|
** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
**
|
|
** http: www.freescale.com
|
|
** mail: support@freescale.com
|
|
**
|
|
** Revisions:
|
|
** - rev. 1.0 (2012-06-13)
|
|
** Initial version.
|
|
** - rev. 1.1 (2012-06-21)
|
|
** Update according to reference manual rev. 1.
|
|
** - rev. 1.2 (2012-08-01)
|
|
** Device type UARTLP changed to UART0.
|
|
** - rev. 1.3 (2012-10-04)
|
|
** Update according to reference manual rev. 3.
|
|
** - rev. 1.4 (2012-11-22)
|
|
** MCG module - bit LOLS in MCG_S register renamed to LOLS0.
|
|
** NV registers - bit EZPORT_DIS in NV_FOPT register removed.
|
|
** - rev. 1.5 (2013-04-05)
|
|
** Changed start of doxygen comment.
|
|
** - rev. 2.0 (2013-10-29)
|
|
** Register accessor macros added to the memory map.
|
|
** Symbols for Processor Expert memory map compatibility added to the memory map.
|
|
** Startup file for gcc has been updated according to CMSIS 3.2.
|
|
** System initialization updated.
|
|
** - rev. 2.1 (2014-07-16)
|
|
** Module access macro module_BASES replaced by module_BASE_PTRS.
|
|
** System initialization and startup updated.
|
|
** - rev. 2.2 (2014-08-22)
|
|
** System initialization updated - default clock config changed.
|
|
** - rev. 2.3 (2014-08-28)
|
|
** Update of startup files - possibility to override DefaultISR added.
|
|
** - rev. 2.4 (2014-10-14)
|
|
** Interrupt INT_LPTimer renamed to INT_LPTMR0.
|
|
** - rev. 2.5 (2015-02-19)
|
|
** Renamed interrupt vector LLW to LLWU.
|
|
**
|
|
** ###################################################################
|
|
*/
|
|
|
|
/*!
|
|
* @file MKL25Z4.h
|
|
* @version 2.5
|
|
* @date 2015-02-19
|
|
* @brief CMSIS Peripheral Access Layer for MKL25Z4
|
|
*
|
|
* CMSIS Peripheral Access Layer for MKL25Z4
|
|
*/
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCU activation
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/* Prevention from multiple including the same memory map */
|
|
#if !defined(MKL25Z4_H_) /* Check if memory map has not been already included */
|
|
#define MKL25Z4_H_
|
|
#define MCU_MKL25Z4
|
|
|
|
/* Check if another memory map has not been also included */
|
|
#if (defined(MCU_ACTIVE))
|
|
#error MKL25Z4 memory map: There is already included another memory map. Only one memory map can be included.
|
|
#endif /* (defined(MCU_ACTIVE)) */
|
|
#define MCU_ACTIVE
|
|
|
|
#include <stdint.h>
|
|
|
|
/** Memory map major version (memory maps with equal major version number are
|
|
* compatible) */
|
|
#define MCU_MEM_MAP_VERSION 0x0200u
|
|
/** Memory map minor version */
|
|
#define MCU_MEM_MAP_VERSION_MINOR 0x0005u
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- Interrupt vector numbers
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup Interrupt_vector_numbers Interrupt vector numbers
|
|
* @{
|
|
*/
|
|
|
|
/** Interrupt Number Definitions */
|
|
#define NUMBER_OF_INT_VECTORS 48 /**< Number of interrupts in the Vector table */
|
|
|
|
typedef enum IRQn {
|
|
/* Core interrupts */
|
|
NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
|
|
HardFault_IRQn = -13, /**< Cortex-M0 SV Hard Fault Interrupt */
|
|
SVCall_IRQn = -5, /**< Cortex-M0 SV Call Interrupt */
|
|
PendSV_IRQn = -2, /**< Cortex-M0 Pend SV Interrupt */
|
|
SysTick_IRQn = -1, /**< Cortex-M0 System Tick Interrupt */
|
|
|
|
/* Device specific interrupts */
|
|
DMA0_IRQn = 0, /**< DMA channel 0 transfer complete */
|
|
DMA1_IRQn = 1, /**< DMA channel 1 transfer complete */
|
|
DMA2_IRQn = 2, /**< DMA channel 2 transfer complete */
|
|
DMA3_IRQn = 3, /**< DMA channel 3 transfer complete */
|
|
Reserved20_IRQn = 4, /**< Reserved interrupt */
|
|
FTFA_IRQn = 5, /**< Command complete and read collision */
|
|
LVD_LVW_IRQn = 6, /**< Low-voltage detect, low-voltage warning */
|
|
LLWU_IRQn = 7, /**< Low leakage wakeup Unit */
|
|
I2C0_IRQn = 8, /**< I2C0 interrupt */
|
|
I2C1_IRQn = 9, /**< I2C1 interrupt */
|
|
SPI0_IRQn = 10, /**< SPI0 single interrupt vector for all sources */
|
|
SPI1_IRQn = 11, /**< SPI1 single interrupt vector for all sources */
|
|
UART0_IRQn = 12, /**< UART0 status and error */
|
|
UART1_IRQn = 13, /**< UART1 status and error */
|
|
UART2_IRQn = 14, /**< UART2 status and error */
|
|
ADC0_IRQn = 15, /**< ADC0 interrupt */
|
|
CMP0_IRQn = 16, /**< CMP0 interrupt */
|
|
TPM0_IRQn = 17, /**< TPM0 single interrupt vector for all sources */
|
|
TPM1_IRQn = 18, /**< TPM1 single interrupt vector for all sources */
|
|
TPM2_IRQn = 19, /**< TPM2 single interrupt vector for all sources */
|
|
RTC_IRQn = 20, /**< RTC alarm */
|
|
RTC_Seconds_IRQn = 21, /**< RTC seconds */
|
|
PIT_IRQn = 22, /**< PIT interrupt */
|
|
Reserved39_IRQn = 23, /**< Reserved interrupt */
|
|
USB0_IRQn = 24, /**< USB0 interrupt */
|
|
DAC0_IRQn = 25, /**< DAC0 interrupt */
|
|
TSI0_IRQn = 26, /**< TSI0 interrupt */
|
|
MCG_IRQn = 27, /**< MCG interrupt */
|
|
LPTMR0_IRQn = 28, /**< LPTMR0 interrupt */
|
|
Reserved45_IRQn = 29, /**< Reserved interrupt */
|
|
PORTA_IRQn = 30, /**< PORTA Pin detect */
|
|
PORTD_IRQn = 31 /**< PORTD Pin detect */
|
|
} IRQn_Type;
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group Interrupt_vector_numbers */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- Cortex M0 Core Configuration
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup Cortex_Core_Configuration Cortex M0 Core Configuration
|
|
* @{
|
|
*/
|
|
|
|
#define __CM0PLUS_REV 0x0000 /**< Core revision r0p0 */
|
|
#define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
|
|
#define __VTOR_PRESENT 1 /**< Defines if an MPU is present or not */
|
|
#define __NVIC_PRIO_BITS 2 /**< Number of priority bits implemented in the NVIC */
|
|
#define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
|
|
|
|
#include "core_cm0plus.h" /* Core Peripheral Access Layer */
|
|
#include "system_MKL25Z4.h" /* Device specific configuration file */
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group Cortex_Core_Configuration */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- Device Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup Peripheral_access_layer Device Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
|
|
/*
|
|
** Start of section using anonymous unions
|
|
*/
|
|
|
|
#if defined(__ARMCC_VERSION)
|
|
#pragma push
|
|
#pragma anon_unions
|
|
#elif defined(__CWCC__)
|
|
#pragma push
|
|
#pragma cpp_extensions on
|
|
#elif defined(__GNUC__)
|
|
/* anonymous unions are enabled by default */
|
|
#elif defined(__IAR_SYSTEMS_ICC__)
|
|
#pragma language=extended
|
|
#else
|
|
#error Not supported compiler type
|
|
#endif
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ADC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** ADC - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
|
|
__IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
|
|
__IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
|
|
__I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
|
|
__IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
|
|
__IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
|
|
__IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
|
|
__IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
|
|
__IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
|
|
__IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
|
|
__IO uint32_t MG; /**< ADC Minus-Side Gain Register, offset: 0x30 */
|
|
__IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
|
|
__IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
|
|
__IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
|
|
__IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
|
|
__IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
|
|
__IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
|
|
__IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
|
|
uint8_t RESERVED_0[4];
|
|
__IO uint32_t CLMD; /**< ADC Minus-Side General Calibration Value Register, offset: 0x54 */
|
|
__IO uint32_t CLMS; /**< ADC Minus-Side General Calibration Value Register, offset: 0x58 */
|
|
__IO uint32_t CLM4; /**< ADC Minus-Side General Calibration Value Register, offset: 0x5C */
|
|
__IO uint32_t CLM3; /**< ADC Minus-Side General Calibration Value Register, offset: 0x60 */
|
|
__IO uint32_t CLM2; /**< ADC Minus-Side General Calibration Value Register, offset: 0x64 */
|
|
__IO uint32_t CLM1; /**< ADC Minus-Side General Calibration Value Register, offset: 0x68 */
|
|
__IO uint32_t CLM0; /**< ADC Minus-Side General Calibration Value Register, offset: 0x6C */
|
|
} ADC_Type, *ADC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ADC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ADC_Register_Accessor_Macros ADC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* ADC - Register accessors */
|
|
#define ADC_SC1_REG(base,index) ((base)->SC1[index])
|
|
#define ADC_SC1_COUNT 2
|
|
#define ADC_CFG1_REG(base) ((base)->CFG1)
|
|
#define ADC_CFG2_REG(base) ((base)->CFG2)
|
|
#define ADC_R_REG(base,index) ((base)->R[index])
|
|
#define ADC_R_COUNT 2
|
|
#define ADC_CV1_REG(base) ((base)->CV1)
|
|
#define ADC_CV2_REG(base) ((base)->CV2)
|
|
#define ADC_SC2_REG(base) ((base)->SC2)
|
|
#define ADC_SC3_REG(base) ((base)->SC3)
|
|
#define ADC_OFS_REG(base) ((base)->OFS)
|
|
#define ADC_PG_REG(base) ((base)->PG)
|
|
#define ADC_MG_REG(base) ((base)->MG)
|
|
#define ADC_CLPD_REG(base) ((base)->CLPD)
|
|
#define ADC_CLPS_REG(base) ((base)->CLPS)
|
|
#define ADC_CLP4_REG(base) ((base)->CLP4)
|
|
#define ADC_CLP3_REG(base) ((base)->CLP3)
|
|
#define ADC_CLP2_REG(base) ((base)->CLP2)
|
|
#define ADC_CLP1_REG(base) ((base)->CLP1)
|
|
#define ADC_CLP0_REG(base) ((base)->CLP0)
|
|
#define ADC_CLMD_REG(base) ((base)->CLMD)
|
|
#define ADC_CLMS_REG(base) ((base)->CLMS)
|
|
#define ADC_CLM4_REG(base) ((base)->CLM4)
|
|
#define ADC_CLM3_REG(base) ((base)->CLM3)
|
|
#define ADC_CLM2_REG(base) ((base)->CLM2)
|
|
#define ADC_CLM1_REG(base) ((base)->CLM1)
|
|
#define ADC_CLM0_REG(base) ((base)->CLM0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ADC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ADC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ADC_Register_Masks ADC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* SC1 Bit Fields */
|
|
#define ADC_SC1_ADCH_MASK 0x1Fu
|
|
#define ADC_SC1_ADCH_SHIFT 0
|
|
#define ADC_SC1_ADCH_WIDTH 5
|
|
#define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_ADCH_SHIFT))&ADC_SC1_ADCH_MASK)
|
|
#define ADC_SC1_DIFF_MASK 0x20u
|
|
#define ADC_SC1_DIFF_SHIFT 5
|
|
#define ADC_SC1_DIFF_WIDTH 1
|
|
#define ADC_SC1_DIFF(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_DIFF_SHIFT))&ADC_SC1_DIFF_MASK)
|
|
#define ADC_SC1_AIEN_MASK 0x40u
|
|
#define ADC_SC1_AIEN_SHIFT 6
|
|
#define ADC_SC1_AIEN_WIDTH 1
|
|
#define ADC_SC1_AIEN(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_AIEN_SHIFT))&ADC_SC1_AIEN_MASK)
|
|
#define ADC_SC1_COCO_MASK 0x80u
|
|
#define ADC_SC1_COCO_SHIFT 7
|
|
#define ADC_SC1_COCO_WIDTH 1
|
|
#define ADC_SC1_COCO(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC1_COCO_SHIFT))&ADC_SC1_COCO_MASK)
|
|
/* CFG1 Bit Fields */
|
|
#define ADC_CFG1_ADICLK_MASK 0x3u
|
|
#define ADC_CFG1_ADICLK_SHIFT 0
|
|
#define ADC_CFG1_ADICLK_WIDTH 2
|
|
#define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADICLK_SHIFT))&ADC_CFG1_ADICLK_MASK)
|
|
#define ADC_CFG1_MODE_MASK 0xCu
|
|
#define ADC_CFG1_MODE_SHIFT 2
|
|
#define ADC_CFG1_MODE_WIDTH 2
|
|
#define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_MODE_SHIFT))&ADC_CFG1_MODE_MASK)
|
|
#define ADC_CFG1_ADLSMP_MASK 0x10u
|
|
#define ADC_CFG1_ADLSMP_SHIFT 4
|
|
#define ADC_CFG1_ADLSMP_WIDTH 1
|
|
#define ADC_CFG1_ADLSMP(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADLSMP_SHIFT))&ADC_CFG1_ADLSMP_MASK)
|
|
#define ADC_CFG1_ADIV_MASK 0x60u
|
|
#define ADC_CFG1_ADIV_SHIFT 5
|
|
#define ADC_CFG1_ADIV_WIDTH 2
|
|
#define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADIV_SHIFT))&ADC_CFG1_ADIV_MASK)
|
|
#define ADC_CFG1_ADLPC_MASK 0x80u
|
|
#define ADC_CFG1_ADLPC_SHIFT 7
|
|
#define ADC_CFG1_ADLPC_WIDTH 1
|
|
#define ADC_CFG1_ADLPC(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG1_ADLPC_SHIFT))&ADC_CFG1_ADLPC_MASK)
|
|
/* CFG2 Bit Fields */
|
|
#define ADC_CFG2_ADLSTS_MASK 0x3u
|
|
#define ADC_CFG2_ADLSTS_SHIFT 0
|
|
#define ADC_CFG2_ADLSTS_WIDTH 2
|
|
#define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADLSTS_SHIFT))&ADC_CFG2_ADLSTS_MASK)
|
|
#define ADC_CFG2_ADHSC_MASK 0x4u
|
|
#define ADC_CFG2_ADHSC_SHIFT 2
|
|
#define ADC_CFG2_ADHSC_WIDTH 1
|
|
#define ADC_CFG2_ADHSC(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADHSC_SHIFT))&ADC_CFG2_ADHSC_MASK)
|
|
#define ADC_CFG2_ADACKEN_MASK 0x8u
|
|
#define ADC_CFG2_ADACKEN_SHIFT 3
|
|
#define ADC_CFG2_ADACKEN_WIDTH 1
|
|
#define ADC_CFG2_ADACKEN(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_ADACKEN_SHIFT))&ADC_CFG2_ADACKEN_MASK)
|
|
#define ADC_CFG2_MUXSEL_MASK 0x10u
|
|
#define ADC_CFG2_MUXSEL_SHIFT 4
|
|
#define ADC_CFG2_MUXSEL_WIDTH 1
|
|
#define ADC_CFG2_MUXSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_CFG2_MUXSEL_SHIFT))&ADC_CFG2_MUXSEL_MASK)
|
|
/* R Bit Fields */
|
|
#define ADC_R_D_MASK 0xFFFFu
|
|
#define ADC_R_D_SHIFT 0
|
|
#define ADC_R_D_WIDTH 16
|
|
#define ADC_R_D(x) (((uint32_t)(((uint32_t)(x))<<ADC_R_D_SHIFT))&ADC_R_D_MASK)
|
|
/* CV1 Bit Fields */
|
|
#define ADC_CV1_CV_MASK 0xFFFFu
|
|
#define ADC_CV1_CV_SHIFT 0
|
|
#define ADC_CV1_CV_WIDTH 16
|
|
#define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV1_CV_SHIFT))&ADC_CV1_CV_MASK)
|
|
/* CV2 Bit Fields */
|
|
#define ADC_CV2_CV_MASK 0xFFFFu
|
|
#define ADC_CV2_CV_SHIFT 0
|
|
#define ADC_CV2_CV_WIDTH 16
|
|
#define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x))<<ADC_CV2_CV_SHIFT))&ADC_CV2_CV_MASK)
|
|
/* SC2 Bit Fields */
|
|
#define ADC_SC2_REFSEL_MASK 0x3u
|
|
#define ADC_SC2_REFSEL_SHIFT 0
|
|
#define ADC_SC2_REFSEL_WIDTH 2
|
|
#define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_REFSEL_SHIFT))&ADC_SC2_REFSEL_MASK)
|
|
#define ADC_SC2_DMAEN_MASK 0x4u
|
|
#define ADC_SC2_DMAEN_SHIFT 2
|
|
#define ADC_SC2_DMAEN_WIDTH 1
|
|
#define ADC_SC2_DMAEN(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_DMAEN_SHIFT))&ADC_SC2_DMAEN_MASK)
|
|
#define ADC_SC2_ACREN_MASK 0x8u
|
|
#define ADC_SC2_ACREN_SHIFT 3
|
|
#define ADC_SC2_ACREN_WIDTH 1
|
|
#define ADC_SC2_ACREN(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_ACREN_SHIFT))&ADC_SC2_ACREN_MASK)
|
|
#define ADC_SC2_ACFGT_MASK 0x10u
|
|
#define ADC_SC2_ACFGT_SHIFT 4
|
|
#define ADC_SC2_ACFGT_WIDTH 1
|
|
#define ADC_SC2_ACFGT(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_ACFGT_SHIFT))&ADC_SC2_ACFGT_MASK)
|
|
#define ADC_SC2_ACFE_MASK 0x20u
|
|
#define ADC_SC2_ACFE_SHIFT 5
|
|
#define ADC_SC2_ACFE_WIDTH 1
|
|
#define ADC_SC2_ACFE(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_ACFE_SHIFT))&ADC_SC2_ACFE_MASK)
|
|
#define ADC_SC2_ADTRG_MASK 0x40u
|
|
#define ADC_SC2_ADTRG_SHIFT 6
|
|
#define ADC_SC2_ADTRG_WIDTH 1
|
|
#define ADC_SC2_ADTRG(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_ADTRG_SHIFT))&ADC_SC2_ADTRG_MASK)
|
|
#define ADC_SC2_ADACT_MASK 0x80u
|
|
#define ADC_SC2_ADACT_SHIFT 7
|
|
#define ADC_SC2_ADACT_WIDTH 1
|
|
#define ADC_SC2_ADACT(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC2_ADACT_SHIFT))&ADC_SC2_ADACT_MASK)
|
|
/* SC3 Bit Fields */
|
|
#define ADC_SC3_AVGS_MASK 0x3u
|
|
#define ADC_SC3_AVGS_SHIFT 0
|
|
#define ADC_SC3_AVGS_WIDTH 2
|
|
#define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGS_SHIFT))&ADC_SC3_AVGS_MASK)
|
|
#define ADC_SC3_AVGE_MASK 0x4u
|
|
#define ADC_SC3_AVGE_SHIFT 2
|
|
#define ADC_SC3_AVGE_WIDTH 1
|
|
#define ADC_SC3_AVGE(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_AVGE_SHIFT))&ADC_SC3_AVGE_MASK)
|
|
#define ADC_SC3_ADCO_MASK 0x8u
|
|
#define ADC_SC3_ADCO_SHIFT 3
|
|
#define ADC_SC3_ADCO_WIDTH 1
|
|
#define ADC_SC3_ADCO(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_ADCO_SHIFT))&ADC_SC3_ADCO_MASK)
|
|
#define ADC_SC3_CALF_MASK 0x40u
|
|
#define ADC_SC3_CALF_SHIFT 6
|
|
#define ADC_SC3_CALF_WIDTH 1
|
|
#define ADC_SC3_CALF(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_CALF_SHIFT))&ADC_SC3_CALF_MASK)
|
|
#define ADC_SC3_CAL_MASK 0x80u
|
|
#define ADC_SC3_CAL_SHIFT 7
|
|
#define ADC_SC3_CAL_WIDTH 1
|
|
#define ADC_SC3_CAL(x) (((uint32_t)(((uint32_t)(x))<<ADC_SC3_CAL_SHIFT))&ADC_SC3_CAL_MASK)
|
|
/* OFS Bit Fields */
|
|
#define ADC_OFS_OFS_MASK 0xFFFFu
|
|
#define ADC_OFS_OFS_SHIFT 0
|
|
#define ADC_OFS_OFS_WIDTH 16
|
|
#define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x))<<ADC_OFS_OFS_SHIFT))&ADC_OFS_OFS_MASK)
|
|
/* PG Bit Fields */
|
|
#define ADC_PG_PG_MASK 0xFFFFu
|
|
#define ADC_PG_PG_SHIFT 0
|
|
#define ADC_PG_PG_WIDTH 16
|
|
#define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x))<<ADC_PG_PG_SHIFT))&ADC_PG_PG_MASK)
|
|
/* MG Bit Fields */
|
|
#define ADC_MG_MG_MASK 0xFFFFu
|
|
#define ADC_MG_MG_SHIFT 0
|
|
#define ADC_MG_MG_WIDTH 16
|
|
#define ADC_MG_MG(x) (((uint32_t)(((uint32_t)(x))<<ADC_MG_MG_SHIFT))&ADC_MG_MG_MASK)
|
|
/* CLPD Bit Fields */
|
|
#define ADC_CLPD_CLPD_MASK 0x3Fu
|
|
#define ADC_CLPD_CLPD_SHIFT 0
|
|
#define ADC_CLPD_CLPD_WIDTH 6
|
|
#define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPD_CLPD_SHIFT))&ADC_CLPD_CLPD_MASK)
|
|
/* CLPS Bit Fields */
|
|
#define ADC_CLPS_CLPS_MASK 0x3Fu
|
|
#define ADC_CLPS_CLPS_SHIFT 0
|
|
#define ADC_CLPS_CLPS_WIDTH 6
|
|
#define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLPS_CLPS_SHIFT))&ADC_CLPS_CLPS_MASK)
|
|
/* CLP4 Bit Fields */
|
|
#define ADC_CLP4_CLP4_MASK 0x3FFu
|
|
#define ADC_CLP4_CLP4_SHIFT 0
|
|
#define ADC_CLP4_CLP4_WIDTH 10
|
|
#define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP4_CLP4_SHIFT))&ADC_CLP4_CLP4_MASK)
|
|
/* CLP3 Bit Fields */
|
|
#define ADC_CLP3_CLP3_MASK 0x1FFu
|
|
#define ADC_CLP3_CLP3_SHIFT 0
|
|
#define ADC_CLP3_CLP3_WIDTH 9
|
|
#define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP3_CLP3_SHIFT))&ADC_CLP3_CLP3_MASK)
|
|
/* CLP2 Bit Fields */
|
|
#define ADC_CLP2_CLP2_MASK 0xFFu
|
|
#define ADC_CLP2_CLP2_SHIFT 0
|
|
#define ADC_CLP2_CLP2_WIDTH 8
|
|
#define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP2_CLP2_SHIFT))&ADC_CLP2_CLP2_MASK)
|
|
/* CLP1 Bit Fields */
|
|
#define ADC_CLP1_CLP1_MASK 0x7Fu
|
|
#define ADC_CLP1_CLP1_SHIFT 0
|
|
#define ADC_CLP1_CLP1_WIDTH 7
|
|
#define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP1_CLP1_SHIFT))&ADC_CLP1_CLP1_MASK)
|
|
/* CLP0 Bit Fields */
|
|
#define ADC_CLP0_CLP0_MASK 0x3Fu
|
|
#define ADC_CLP0_CLP0_SHIFT 0
|
|
#define ADC_CLP0_CLP0_WIDTH 6
|
|
#define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLP0_CLP0_SHIFT))&ADC_CLP0_CLP0_MASK)
|
|
/* CLMD Bit Fields */
|
|
#define ADC_CLMD_CLMD_MASK 0x3Fu
|
|
#define ADC_CLMD_CLMD_SHIFT 0
|
|
#define ADC_CLMD_CLMD_WIDTH 6
|
|
#define ADC_CLMD_CLMD(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMD_CLMD_SHIFT))&ADC_CLMD_CLMD_MASK)
|
|
/* CLMS Bit Fields */
|
|
#define ADC_CLMS_CLMS_MASK 0x3Fu
|
|
#define ADC_CLMS_CLMS_SHIFT 0
|
|
#define ADC_CLMS_CLMS_WIDTH 6
|
|
#define ADC_CLMS_CLMS(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLMS_CLMS_SHIFT))&ADC_CLMS_CLMS_MASK)
|
|
/* CLM4 Bit Fields */
|
|
#define ADC_CLM4_CLM4_MASK 0x3FFu
|
|
#define ADC_CLM4_CLM4_SHIFT 0
|
|
#define ADC_CLM4_CLM4_WIDTH 10
|
|
#define ADC_CLM4_CLM4(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM4_CLM4_SHIFT))&ADC_CLM4_CLM4_MASK)
|
|
/* CLM3 Bit Fields */
|
|
#define ADC_CLM3_CLM3_MASK 0x1FFu
|
|
#define ADC_CLM3_CLM3_SHIFT 0
|
|
#define ADC_CLM3_CLM3_WIDTH 9
|
|
#define ADC_CLM3_CLM3(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM3_CLM3_SHIFT))&ADC_CLM3_CLM3_MASK)
|
|
/* CLM2 Bit Fields */
|
|
#define ADC_CLM2_CLM2_MASK 0xFFu
|
|
#define ADC_CLM2_CLM2_SHIFT 0
|
|
#define ADC_CLM2_CLM2_WIDTH 8
|
|
#define ADC_CLM2_CLM2(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM2_CLM2_SHIFT))&ADC_CLM2_CLM2_MASK)
|
|
/* CLM1 Bit Fields */
|
|
#define ADC_CLM1_CLM1_MASK 0x7Fu
|
|
#define ADC_CLM1_CLM1_SHIFT 0
|
|
#define ADC_CLM1_CLM1_WIDTH 7
|
|
#define ADC_CLM1_CLM1(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM1_CLM1_SHIFT))&ADC_CLM1_CLM1_MASK)
|
|
/* CLM0 Bit Fields */
|
|
#define ADC_CLM0_CLM0_MASK 0x3Fu
|
|
#define ADC_CLM0_CLM0_SHIFT 0
|
|
#define ADC_CLM0_CLM0_WIDTH 6
|
|
#define ADC_CLM0_CLM0(x) (((uint32_t)(((uint32_t)(x))<<ADC_CLM0_CLM0_SHIFT))&ADC_CLM0_CLM0_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ADC_Register_Masks */
|
|
|
|
|
|
/* ADC - Peripheral instance base addresses */
|
|
/** Peripheral ADC0 base address */
|
|
#define ADC0_BASE (0x4003B000u)
|
|
/** Peripheral ADC0 base pointer */
|
|
#define ADC0 ((ADC_Type *)ADC0_BASE)
|
|
#define ADC0_BASE_PTR (ADC0)
|
|
/** Array initializer of ADC peripheral base addresses */
|
|
#define ADC_BASE_ADDRS { ADC0_BASE }
|
|
/** Array initializer of ADC peripheral base pointers */
|
|
#define ADC_BASE_PTRS { ADC0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ADC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ADC_Register_Accessor_Macros ADC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* ADC - Register instance definitions */
|
|
/* ADC0 */
|
|
#define ADC0_SC1A ADC_SC1_REG(ADC0,0)
|
|
#define ADC0_SC1B ADC_SC1_REG(ADC0,1)
|
|
#define ADC0_CFG1 ADC_CFG1_REG(ADC0)
|
|
#define ADC0_CFG2 ADC_CFG2_REG(ADC0)
|
|
#define ADC0_RA ADC_R_REG(ADC0,0)
|
|
#define ADC0_RB ADC_R_REG(ADC0,1)
|
|
#define ADC0_CV1 ADC_CV1_REG(ADC0)
|
|
#define ADC0_CV2 ADC_CV2_REG(ADC0)
|
|
#define ADC0_SC2 ADC_SC2_REG(ADC0)
|
|
#define ADC0_SC3 ADC_SC3_REG(ADC0)
|
|
#define ADC0_OFS ADC_OFS_REG(ADC0)
|
|
#define ADC0_PG ADC_PG_REG(ADC0)
|
|
#define ADC0_MG ADC_MG_REG(ADC0)
|
|
#define ADC0_CLPD ADC_CLPD_REG(ADC0)
|
|
#define ADC0_CLPS ADC_CLPS_REG(ADC0)
|
|
#define ADC0_CLP4 ADC_CLP4_REG(ADC0)
|
|
#define ADC0_CLP3 ADC_CLP3_REG(ADC0)
|
|
#define ADC0_CLP2 ADC_CLP2_REG(ADC0)
|
|
#define ADC0_CLP1 ADC_CLP1_REG(ADC0)
|
|
#define ADC0_CLP0 ADC_CLP0_REG(ADC0)
|
|
#define ADC0_CLMD ADC_CLMD_REG(ADC0)
|
|
#define ADC0_CLMS ADC_CLMS_REG(ADC0)
|
|
#define ADC0_CLM4 ADC_CLM4_REG(ADC0)
|
|
#define ADC0_CLM3 ADC_CLM3_REG(ADC0)
|
|
#define ADC0_CLM2 ADC_CLM2_REG(ADC0)
|
|
#define ADC0_CLM1 ADC_CLM1_REG(ADC0)
|
|
#define ADC0_CLM0 ADC_CLM0_REG(ADC0)
|
|
|
|
/* ADC - Register array accessors */
|
|
#define ADC0_SC1(index) ADC_SC1_REG(ADC0,index)
|
|
#define ADC0_R(index) ADC_R_REG(ADC0,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ADC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ADC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- CMP Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** CMP - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
|
|
__IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
|
|
__IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
|
|
__IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
|
|
__IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
|
|
__IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
|
|
} CMP_Type, *CMP_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- CMP - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup CMP_Register_Accessor_Macros CMP - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* CMP - Register accessors */
|
|
#define CMP_CR0_REG(base) ((base)->CR0)
|
|
#define CMP_CR1_REG(base) ((base)->CR1)
|
|
#define CMP_FPR_REG(base) ((base)->FPR)
|
|
#define CMP_SCR_REG(base) ((base)->SCR)
|
|
#define CMP_DACCR_REG(base) ((base)->DACCR)
|
|
#define CMP_MUXCR_REG(base) ((base)->MUXCR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group CMP_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- CMP Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup CMP_Register_Masks CMP Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* CR0 Bit Fields */
|
|
#define CMP_CR0_HYSTCTR_MASK 0x3u
|
|
#define CMP_CR0_HYSTCTR_SHIFT 0
|
|
#define CMP_CR0_HYSTCTR_WIDTH 2
|
|
#define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_HYSTCTR_SHIFT))&CMP_CR0_HYSTCTR_MASK)
|
|
#define CMP_CR0_FILTER_CNT_MASK 0x70u
|
|
#define CMP_CR0_FILTER_CNT_SHIFT 4
|
|
#define CMP_CR0_FILTER_CNT_WIDTH 3
|
|
#define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR0_FILTER_CNT_SHIFT))&CMP_CR0_FILTER_CNT_MASK)
|
|
/* CR1 Bit Fields */
|
|
#define CMP_CR1_EN_MASK 0x1u
|
|
#define CMP_CR1_EN_SHIFT 0
|
|
#define CMP_CR1_EN_WIDTH 1
|
|
#define CMP_CR1_EN(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_EN_SHIFT))&CMP_CR1_EN_MASK)
|
|
#define CMP_CR1_OPE_MASK 0x2u
|
|
#define CMP_CR1_OPE_SHIFT 1
|
|
#define CMP_CR1_OPE_WIDTH 1
|
|
#define CMP_CR1_OPE(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_OPE_SHIFT))&CMP_CR1_OPE_MASK)
|
|
#define CMP_CR1_COS_MASK 0x4u
|
|
#define CMP_CR1_COS_SHIFT 2
|
|
#define CMP_CR1_COS_WIDTH 1
|
|
#define CMP_CR1_COS(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_COS_SHIFT))&CMP_CR1_COS_MASK)
|
|
#define CMP_CR1_INV_MASK 0x8u
|
|
#define CMP_CR1_INV_SHIFT 3
|
|
#define CMP_CR1_INV_WIDTH 1
|
|
#define CMP_CR1_INV(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_INV_SHIFT))&CMP_CR1_INV_MASK)
|
|
#define CMP_CR1_PMODE_MASK 0x10u
|
|
#define CMP_CR1_PMODE_SHIFT 4
|
|
#define CMP_CR1_PMODE_WIDTH 1
|
|
#define CMP_CR1_PMODE(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_PMODE_SHIFT))&CMP_CR1_PMODE_MASK)
|
|
#define CMP_CR1_TRIGM_MASK 0x20u
|
|
#define CMP_CR1_TRIGM_SHIFT 5
|
|
#define CMP_CR1_TRIGM_WIDTH 1
|
|
#define CMP_CR1_TRIGM(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_TRIGM_SHIFT))&CMP_CR1_TRIGM_MASK)
|
|
#define CMP_CR1_WE_MASK 0x40u
|
|
#define CMP_CR1_WE_SHIFT 6
|
|
#define CMP_CR1_WE_WIDTH 1
|
|
#define CMP_CR1_WE(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_WE_SHIFT))&CMP_CR1_WE_MASK)
|
|
#define CMP_CR1_SE_MASK 0x80u
|
|
#define CMP_CR1_SE_SHIFT 7
|
|
#define CMP_CR1_SE_WIDTH 1
|
|
#define CMP_CR1_SE(x) (((uint8_t)(((uint8_t)(x))<<CMP_CR1_SE_SHIFT))&CMP_CR1_SE_MASK)
|
|
/* FPR Bit Fields */
|
|
#define CMP_FPR_FILT_PER_MASK 0xFFu
|
|
#define CMP_FPR_FILT_PER_SHIFT 0
|
|
#define CMP_FPR_FILT_PER_WIDTH 8
|
|
#define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x))<<CMP_FPR_FILT_PER_SHIFT))&CMP_FPR_FILT_PER_MASK)
|
|
/* SCR Bit Fields */
|
|
#define CMP_SCR_COUT_MASK 0x1u
|
|
#define CMP_SCR_COUT_SHIFT 0
|
|
#define CMP_SCR_COUT_WIDTH 1
|
|
#define CMP_SCR_COUT(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_COUT_SHIFT))&CMP_SCR_COUT_MASK)
|
|
#define CMP_SCR_CFF_MASK 0x2u
|
|
#define CMP_SCR_CFF_SHIFT 1
|
|
#define CMP_SCR_CFF_WIDTH 1
|
|
#define CMP_SCR_CFF(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_CFF_SHIFT))&CMP_SCR_CFF_MASK)
|
|
#define CMP_SCR_CFR_MASK 0x4u
|
|
#define CMP_SCR_CFR_SHIFT 2
|
|
#define CMP_SCR_CFR_WIDTH 1
|
|
#define CMP_SCR_CFR(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_CFR_SHIFT))&CMP_SCR_CFR_MASK)
|
|
#define CMP_SCR_IEF_MASK 0x8u
|
|
#define CMP_SCR_IEF_SHIFT 3
|
|
#define CMP_SCR_IEF_WIDTH 1
|
|
#define CMP_SCR_IEF(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_IEF_SHIFT))&CMP_SCR_IEF_MASK)
|
|
#define CMP_SCR_IER_MASK 0x10u
|
|
#define CMP_SCR_IER_SHIFT 4
|
|
#define CMP_SCR_IER_WIDTH 1
|
|
#define CMP_SCR_IER(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_IER_SHIFT))&CMP_SCR_IER_MASK)
|
|
#define CMP_SCR_DMAEN_MASK 0x40u
|
|
#define CMP_SCR_DMAEN_SHIFT 6
|
|
#define CMP_SCR_DMAEN_WIDTH 1
|
|
#define CMP_SCR_DMAEN(x) (((uint8_t)(((uint8_t)(x))<<CMP_SCR_DMAEN_SHIFT))&CMP_SCR_DMAEN_MASK)
|
|
/* DACCR Bit Fields */
|
|
#define CMP_DACCR_VOSEL_MASK 0x3Fu
|
|
#define CMP_DACCR_VOSEL_SHIFT 0
|
|
#define CMP_DACCR_VOSEL_WIDTH 6
|
|
#define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VOSEL_SHIFT))&CMP_DACCR_VOSEL_MASK)
|
|
#define CMP_DACCR_VRSEL_MASK 0x40u
|
|
#define CMP_DACCR_VRSEL_SHIFT 6
|
|
#define CMP_DACCR_VRSEL_WIDTH 1
|
|
#define CMP_DACCR_VRSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_VRSEL_SHIFT))&CMP_DACCR_VRSEL_MASK)
|
|
#define CMP_DACCR_DACEN_MASK 0x80u
|
|
#define CMP_DACCR_DACEN_SHIFT 7
|
|
#define CMP_DACCR_DACEN_WIDTH 1
|
|
#define CMP_DACCR_DACEN(x) (((uint8_t)(((uint8_t)(x))<<CMP_DACCR_DACEN_SHIFT))&CMP_DACCR_DACEN_MASK)
|
|
/* MUXCR Bit Fields */
|
|
#define CMP_MUXCR_MSEL_MASK 0x7u
|
|
#define CMP_MUXCR_MSEL_SHIFT 0
|
|
#define CMP_MUXCR_MSEL_WIDTH 3
|
|
#define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_MSEL_SHIFT))&CMP_MUXCR_MSEL_MASK)
|
|
#define CMP_MUXCR_PSEL_MASK 0x38u
|
|
#define CMP_MUXCR_PSEL_SHIFT 3
|
|
#define CMP_MUXCR_PSEL_WIDTH 3
|
|
#define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSEL_SHIFT))&CMP_MUXCR_PSEL_MASK)
|
|
#define CMP_MUXCR_PSTM_MASK 0x80u
|
|
#define CMP_MUXCR_PSTM_SHIFT 7
|
|
#define CMP_MUXCR_PSTM_WIDTH 1
|
|
#define CMP_MUXCR_PSTM(x) (((uint8_t)(((uint8_t)(x))<<CMP_MUXCR_PSTM_SHIFT))&CMP_MUXCR_PSTM_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group CMP_Register_Masks */
|
|
|
|
|
|
/* CMP - Peripheral instance base addresses */
|
|
/** Peripheral CMP0 base address */
|
|
#define CMP0_BASE (0x40073000u)
|
|
/** Peripheral CMP0 base pointer */
|
|
#define CMP0 ((CMP_Type *)CMP0_BASE)
|
|
#define CMP0_BASE_PTR (CMP0)
|
|
/** Array initializer of CMP peripheral base addresses */
|
|
#define CMP_BASE_ADDRS { CMP0_BASE }
|
|
/** Array initializer of CMP peripheral base pointers */
|
|
#define CMP_BASE_PTRS { CMP0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- CMP - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup CMP_Register_Accessor_Macros CMP - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* CMP - Register instance definitions */
|
|
/* CMP0 */
|
|
#define CMP0_CR0 CMP_CR0_REG(CMP0)
|
|
#define CMP0_CR1 CMP_CR1_REG(CMP0)
|
|
#define CMP0_FPR CMP_FPR_REG(CMP0)
|
|
#define CMP0_SCR CMP_SCR_REG(CMP0)
|
|
#define CMP0_DACCR CMP_DACCR_REG(CMP0)
|
|
#define CMP0_MUXCR CMP_MUXCR_REG(CMP0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group CMP_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group CMP_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DAC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** DAC - Register Layout Typedef */
|
|
typedef struct {
|
|
struct { /* offset: 0x0, array step: 0x2 */
|
|
__IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
|
|
__IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
|
|
} DAT[2];
|
|
uint8_t RESERVED_0[28];
|
|
__IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
|
|
__IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
|
|
__IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
|
|
__IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
|
|
} DAC_Type, *DAC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DAC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DAC_Register_Accessor_Macros DAC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DAC - Register accessors */
|
|
#define DAC_DATL_REG(base,index) ((base)->DAT[index].DATL)
|
|
#define DAC_DATL_COUNT 2
|
|
#define DAC_DATH_REG(base,index) ((base)->DAT[index].DATH)
|
|
#define DAC_DATH_COUNT 2
|
|
#define DAC_SR_REG(base) ((base)->SR)
|
|
#define DAC_C0_REG(base) ((base)->C0)
|
|
#define DAC_C1_REG(base) ((base)->C1)
|
|
#define DAC_C2_REG(base) ((base)->C2)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DAC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DAC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DAC_Register_Masks DAC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* DATL Bit Fields */
|
|
#define DAC_DATL_DATA0_MASK 0xFFu
|
|
#define DAC_DATL_DATA0_SHIFT 0
|
|
#define DAC_DATL_DATA0_WIDTH 8
|
|
#define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATL_DATA0_SHIFT))&DAC_DATL_DATA0_MASK)
|
|
/* DATH Bit Fields */
|
|
#define DAC_DATH_DATA1_MASK 0xFu
|
|
#define DAC_DATH_DATA1_SHIFT 0
|
|
#define DAC_DATH_DATA1_WIDTH 4
|
|
#define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x))<<DAC_DATH_DATA1_SHIFT))&DAC_DATH_DATA1_MASK)
|
|
/* SR Bit Fields */
|
|
#define DAC_SR_DACBFRPBF_MASK 0x1u
|
|
#define DAC_SR_DACBFRPBF_SHIFT 0
|
|
#define DAC_SR_DACBFRPBF_WIDTH 1
|
|
#define DAC_SR_DACBFRPBF(x) (((uint8_t)(((uint8_t)(x))<<DAC_SR_DACBFRPBF_SHIFT))&DAC_SR_DACBFRPBF_MASK)
|
|
#define DAC_SR_DACBFRPTF_MASK 0x2u
|
|
#define DAC_SR_DACBFRPTF_SHIFT 1
|
|
#define DAC_SR_DACBFRPTF_WIDTH 1
|
|
#define DAC_SR_DACBFRPTF(x) (((uint8_t)(((uint8_t)(x))<<DAC_SR_DACBFRPTF_SHIFT))&DAC_SR_DACBFRPTF_MASK)
|
|
/* C0 Bit Fields */
|
|
#define DAC_C0_DACBBIEN_MASK 0x1u
|
|
#define DAC_C0_DACBBIEN_SHIFT 0
|
|
#define DAC_C0_DACBBIEN_WIDTH 1
|
|
#define DAC_C0_DACBBIEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACBBIEN_SHIFT))&DAC_C0_DACBBIEN_MASK)
|
|
#define DAC_C0_DACBTIEN_MASK 0x2u
|
|
#define DAC_C0_DACBTIEN_SHIFT 1
|
|
#define DAC_C0_DACBTIEN_WIDTH 1
|
|
#define DAC_C0_DACBTIEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACBTIEN_SHIFT))&DAC_C0_DACBTIEN_MASK)
|
|
#define DAC_C0_LPEN_MASK 0x8u
|
|
#define DAC_C0_LPEN_SHIFT 3
|
|
#define DAC_C0_LPEN_WIDTH 1
|
|
#define DAC_C0_LPEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_LPEN_SHIFT))&DAC_C0_LPEN_MASK)
|
|
#define DAC_C0_DACSWTRG_MASK 0x10u
|
|
#define DAC_C0_DACSWTRG_SHIFT 4
|
|
#define DAC_C0_DACSWTRG_WIDTH 1
|
|
#define DAC_C0_DACSWTRG(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACSWTRG_SHIFT))&DAC_C0_DACSWTRG_MASK)
|
|
#define DAC_C0_DACTRGSEL_MASK 0x20u
|
|
#define DAC_C0_DACTRGSEL_SHIFT 5
|
|
#define DAC_C0_DACTRGSEL_WIDTH 1
|
|
#define DAC_C0_DACTRGSEL(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACTRGSEL_SHIFT))&DAC_C0_DACTRGSEL_MASK)
|
|
#define DAC_C0_DACRFS_MASK 0x40u
|
|
#define DAC_C0_DACRFS_SHIFT 6
|
|
#define DAC_C0_DACRFS_WIDTH 1
|
|
#define DAC_C0_DACRFS(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACRFS_SHIFT))&DAC_C0_DACRFS_MASK)
|
|
#define DAC_C0_DACEN_MASK 0x80u
|
|
#define DAC_C0_DACEN_SHIFT 7
|
|
#define DAC_C0_DACEN_WIDTH 1
|
|
#define DAC_C0_DACEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C0_DACEN_SHIFT))&DAC_C0_DACEN_MASK)
|
|
/* C1 Bit Fields */
|
|
#define DAC_C1_DACBFEN_MASK 0x1u
|
|
#define DAC_C1_DACBFEN_SHIFT 0
|
|
#define DAC_C1_DACBFEN_WIDTH 1
|
|
#define DAC_C1_DACBFEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C1_DACBFEN_SHIFT))&DAC_C1_DACBFEN_MASK)
|
|
#define DAC_C1_DACBFMD_MASK 0x4u
|
|
#define DAC_C1_DACBFMD_SHIFT 2
|
|
#define DAC_C1_DACBFMD_WIDTH 1
|
|
#define DAC_C1_DACBFMD(x) (((uint8_t)(((uint8_t)(x))<<DAC_C1_DACBFMD_SHIFT))&DAC_C1_DACBFMD_MASK)
|
|
#define DAC_C1_DMAEN_MASK 0x80u
|
|
#define DAC_C1_DMAEN_SHIFT 7
|
|
#define DAC_C1_DMAEN_WIDTH 1
|
|
#define DAC_C1_DMAEN(x) (((uint8_t)(((uint8_t)(x))<<DAC_C1_DMAEN_SHIFT))&DAC_C1_DMAEN_MASK)
|
|
/* C2 Bit Fields */
|
|
#define DAC_C2_DACBFUP_MASK 0x1u
|
|
#define DAC_C2_DACBFUP_SHIFT 0
|
|
#define DAC_C2_DACBFUP_WIDTH 1
|
|
#define DAC_C2_DACBFUP(x) (((uint8_t)(((uint8_t)(x))<<DAC_C2_DACBFUP_SHIFT))&DAC_C2_DACBFUP_MASK)
|
|
#define DAC_C2_DACBFRP_MASK 0x10u
|
|
#define DAC_C2_DACBFRP_SHIFT 4
|
|
#define DAC_C2_DACBFRP_WIDTH 1
|
|
#define DAC_C2_DACBFRP(x) (((uint8_t)(((uint8_t)(x))<<DAC_C2_DACBFRP_SHIFT))&DAC_C2_DACBFRP_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DAC_Register_Masks */
|
|
|
|
|
|
/* DAC - Peripheral instance base addresses */
|
|
/** Peripheral DAC0 base address */
|
|
#define DAC0_BASE (0x4003F000u)
|
|
/** Peripheral DAC0 base pointer */
|
|
#define DAC0 ((DAC_Type *)DAC0_BASE)
|
|
#define DAC0_BASE_PTR (DAC0)
|
|
/** Array initializer of DAC peripheral base addresses */
|
|
#define DAC_BASE_ADDRS { DAC0_BASE }
|
|
/** Array initializer of DAC peripheral base pointers */
|
|
#define DAC_BASE_PTRS { DAC0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DAC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DAC_Register_Accessor_Macros DAC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DAC - Register instance definitions */
|
|
/* DAC0 */
|
|
#define DAC0_DAT0L DAC_DATL_REG(DAC0,0)
|
|
#define DAC0_DAT0H DAC_DATH_REG(DAC0,0)
|
|
#define DAC0_DAT1L DAC_DATL_REG(DAC0,1)
|
|
#define DAC0_DAT1H DAC_DATH_REG(DAC0,1)
|
|
#define DAC0_SR DAC_SR_REG(DAC0)
|
|
#define DAC0_C0 DAC_C0_REG(DAC0)
|
|
#define DAC0_C1 DAC_C1_REG(DAC0)
|
|
#define DAC0_C2 DAC_C2_REG(DAC0)
|
|
|
|
/* DAC - Register array accessors */
|
|
#define DAC0_DATL(index) DAC_DATL_REG(DAC0,index)
|
|
#define DAC0_DATH(index) DAC_DATH_REG(DAC0,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DAC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DAC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMA Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** DMA - Register Layout Typedef */
|
|
typedef struct {
|
|
uint8_t RESERVED_0[256];
|
|
struct { /* offset: 0x100, array step: 0x10 */
|
|
__IO uint32_t SAR; /**< Source Address Register, array offset: 0x100, array step: 0x10 */
|
|
__IO uint32_t DAR; /**< Destination Address Register, array offset: 0x104, array step: 0x10 */
|
|
union { /* offset: 0x108, array step: 0x10 */
|
|
__IO uint32_t DSR_BCR; /**< DMA Status Register / Byte Count Register, array offset: 0x108, array step: 0x10 */
|
|
struct { /* offset: 0x108, array step: 0x10 */
|
|
uint8_t RESERVED_0[3];
|
|
__IO uint8_t DSR; /**< DMA_DSR0 register...DMA_DSR3 register., array offset: 0x10B, array step: 0x10 */
|
|
} DMA_DSR_ACCESS8BIT;
|
|
};
|
|
__IO uint32_t DCR; /**< DMA Control Register, array offset: 0x10C, array step: 0x10 */
|
|
} DMA[4];
|
|
} DMA_Type, *DMA_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMA - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMA_Register_Accessor_Macros DMA - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DMA - Register accessors */
|
|
#define DMA_SAR_REG(base,index) ((base)->DMA[index].SAR)
|
|
#define DMA_SAR_COUNT 4
|
|
#define DMA_DAR_REG(base,index) ((base)->DMA[index].DAR)
|
|
#define DMA_DAR_COUNT 4
|
|
#define DMA_DSR_BCR_REG(base,index) ((base)->DMA[index].DSR_BCR)
|
|
#define DMA_DSR_BCR_COUNT 4
|
|
#define DMA_DSR_REG(base,index) ((base)->DMA[index].DMA_DSR_ACCESS8BIT.DSR)
|
|
#define DMA_DSR_COUNT 4
|
|
#define DMA_DCR_REG(base,index) ((base)->DMA[index].DCR)
|
|
#define DMA_DCR_COUNT 4
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMA_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMA Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMA_Register_Masks DMA Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* SAR Bit Fields */
|
|
#define DMA_SAR_SAR_MASK 0xFFFFFFFFu
|
|
#define DMA_SAR_SAR_SHIFT 0
|
|
#define DMA_SAR_SAR_WIDTH 32
|
|
#define DMA_SAR_SAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_SAR_SAR_SHIFT))&DMA_SAR_SAR_MASK)
|
|
/* DAR Bit Fields */
|
|
#define DMA_DAR_DAR_MASK 0xFFFFFFFFu
|
|
#define DMA_DAR_DAR_SHIFT 0
|
|
#define DMA_DAR_DAR_WIDTH 32
|
|
#define DMA_DAR_DAR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DAR_DAR_SHIFT))&DMA_DAR_DAR_MASK)
|
|
/* DSR_BCR Bit Fields */
|
|
#define DMA_DSR_BCR_BCR_MASK 0xFFFFFFu
|
|
#define DMA_DSR_BCR_BCR_SHIFT 0
|
|
#define DMA_DSR_BCR_BCR_WIDTH 24
|
|
#define DMA_DSR_BCR_BCR(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BCR_SHIFT))&DMA_DSR_BCR_BCR_MASK)
|
|
#define DMA_DSR_BCR_DONE_MASK 0x1000000u
|
|
#define DMA_DSR_BCR_DONE_SHIFT 24
|
|
#define DMA_DSR_BCR_DONE_WIDTH 1
|
|
#define DMA_DSR_BCR_DONE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_DONE_SHIFT))&DMA_DSR_BCR_DONE_MASK)
|
|
#define DMA_DSR_BCR_BSY_MASK 0x2000000u
|
|
#define DMA_DSR_BCR_BSY_SHIFT 25
|
|
#define DMA_DSR_BCR_BSY_WIDTH 1
|
|
#define DMA_DSR_BCR_BSY(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BSY_SHIFT))&DMA_DSR_BCR_BSY_MASK)
|
|
#define DMA_DSR_BCR_REQ_MASK 0x4000000u
|
|
#define DMA_DSR_BCR_REQ_SHIFT 26
|
|
#define DMA_DSR_BCR_REQ_WIDTH 1
|
|
#define DMA_DSR_BCR_REQ(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_REQ_SHIFT))&DMA_DSR_BCR_REQ_MASK)
|
|
#define DMA_DSR_BCR_BED_MASK 0x10000000u
|
|
#define DMA_DSR_BCR_BED_SHIFT 28
|
|
#define DMA_DSR_BCR_BED_WIDTH 1
|
|
#define DMA_DSR_BCR_BED(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BED_SHIFT))&DMA_DSR_BCR_BED_MASK)
|
|
#define DMA_DSR_BCR_BES_MASK 0x20000000u
|
|
#define DMA_DSR_BCR_BES_SHIFT 29
|
|
#define DMA_DSR_BCR_BES_WIDTH 1
|
|
#define DMA_DSR_BCR_BES(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_BES_SHIFT))&DMA_DSR_BCR_BES_MASK)
|
|
#define DMA_DSR_BCR_CE_MASK 0x40000000u
|
|
#define DMA_DSR_BCR_CE_SHIFT 30
|
|
#define DMA_DSR_BCR_CE_WIDTH 1
|
|
#define DMA_DSR_BCR_CE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DSR_BCR_CE_SHIFT))&DMA_DSR_BCR_CE_MASK)
|
|
/* DCR Bit Fields */
|
|
#define DMA_DCR_LCH2_MASK 0x3u
|
|
#define DMA_DCR_LCH2_SHIFT 0
|
|
#define DMA_DCR_LCH2_WIDTH 2
|
|
#define DMA_DCR_LCH2(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH2_SHIFT))&DMA_DCR_LCH2_MASK)
|
|
#define DMA_DCR_LCH1_MASK 0xCu
|
|
#define DMA_DCR_LCH1_SHIFT 2
|
|
#define DMA_DCR_LCH1_WIDTH 2
|
|
#define DMA_DCR_LCH1(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LCH1_SHIFT))&DMA_DCR_LCH1_MASK)
|
|
#define DMA_DCR_LINKCC_MASK 0x30u
|
|
#define DMA_DCR_LINKCC_SHIFT 4
|
|
#define DMA_DCR_LINKCC_WIDTH 2
|
|
#define DMA_DCR_LINKCC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_LINKCC_SHIFT))&DMA_DCR_LINKCC_MASK)
|
|
#define DMA_DCR_D_REQ_MASK 0x80u
|
|
#define DMA_DCR_D_REQ_SHIFT 7
|
|
#define DMA_DCR_D_REQ_WIDTH 1
|
|
#define DMA_DCR_D_REQ(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_D_REQ_SHIFT))&DMA_DCR_D_REQ_MASK)
|
|
#define DMA_DCR_DMOD_MASK 0xF00u
|
|
#define DMA_DCR_DMOD_SHIFT 8
|
|
#define DMA_DCR_DMOD_WIDTH 4
|
|
#define DMA_DCR_DMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DMOD_SHIFT))&DMA_DCR_DMOD_MASK)
|
|
#define DMA_DCR_SMOD_MASK 0xF000u
|
|
#define DMA_DCR_SMOD_SHIFT 12
|
|
#define DMA_DCR_SMOD_WIDTH 4
|
|
#define DMA_DCR_SMOD(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SMOD_SHIFT))&DMA_DCR_SMOD_MASK)
|
|
#define DMA_DCR_START_MASK 0x10000u
|
|
#define DMA_DCR_START_SHIFT 16
|
|
#define DMA_DCR_START_WIDTH 1
|
|
#define DMA_DCR_START(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_START_SHIFT))&DMA_DCR_START_MASK)
|
|
#define DMA_DCR_DSIZE_MASK 0x60000u
|
|
#define DMA_DCR_DSIZE_SHIFT 17
|
|
#define DMA_DCR_DSIZE_WIDTH 2
|
|
#define DMA_DCR_DSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DSIZE_SHIFT))&DMA_DCR_DSIZE_MASK)
|
|
#define DMA_DCR_DINC_MASK 0x80000u
|
|
#define DMA_DCR_DINC_SHIFT 19
|
|
#define DMA_DCR_DINC_WIDTH 1
|
|
#define DMA_DCR_DINC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_DINC_SHIFT))&DMA_DCR_DINC_MASK)
|
|
#define DMA_DCR_SSIZE_MASK 0x300000u
|
|
#define DMA_DCR_SSIZE_SHIFT 20
|
|
#define DMA_DCR_SSIZE_WIDTH 2
|
|
#define DMA_DCR_SSIZE(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SSIZE_SHIFT))&DMA_DCR_SSIZE_MASK)
|
|
#define DMA_DCR_SINC_MASK 0x400000u
|
|
#define DMA_DCR_SINC_SHIFT 22
|
|
#define DMA_DCR_SINC_WIDTH 1
|
|
#define DMA_DCR_SINC(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_SINC_SHIFT))&DMA_DCR_SINC_MASK)
|
|
#define DMA_DCR_EADREQ_MASK 0x800000u
|
|
#define DMA_DCR_EADREQ_SHIFT 23
|
|
#define DMA_DCR_EADREQ_WIDTH 1
|
|
#define DMA_DCR_EADREQ(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_EADREQ_SHIFT))&DMA_DCR_EADREQ_MASK)
|
|
#define DMA_DCR_AA_MASK 0x10000000u
|
|
#define DMA_DCR_AA_SHIFT 28
|
|
#define DMA_DCR_AA_WIDTH 1
|
|
#define DMA_DCR_AA(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_AA_SHIFT))&DMA_DCR_AA_MASK)
|
|
#define DMA_DCR_CS_MASK 0x20000000u
|
|
#define DMA_DCR_CS_SHIFT 29
|
|
#define DMA_DCR_CS_WIDTH 1
|
|
#define DMA_DCR_CS(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_CS_SHIFT))&DMA_DCR_CS_MASK)
|
|
#define DMA_DCR_ERQ_MASK 0x40000000u
|
|
#define DMA_DCR_ERQ_SHIFT 30
|
|
#define DMA_DCR_ERQ_WIDTH 1
|
|
#define DMA_DCR_ERQ(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_ERQ_SHIFT))&DMA_DCR_ERQ_MASK)
|
|
#define DMA_DCR_EINT_MASK 0x80000000u
|
|
#define DMA_DCR_EINT_SHIFT 31
|
|
#define DMA_DCR_EINT_WIDTH 1
|
|
#define DMA_DCR_EINT(x) (((uint32_t)(((uint32_t)(x))<<DMA_DCR_EINT_SHIFT))&DMA_DCR_EINT_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMA_Register_Masks */
|
|
|
|
|
|
/* DMA - Peripheral instance base addresses */
|
|
/** Peripheral DMA base address */
|
|
#define DMA_BASE (0x40008000u)
|
|
/** Peripheral DMA base pointer */
|
|
#define DMA0 ((DMA_Type *)DMA_BASE)
|
|
#define DMA_BASE_PTR (DMA0)
|
|
/** Array initializer of DMA peripheral base addresses */
|
|
#define DMA_BASE_ADDRS { DMA_BASE }
|
|
/** Array initializer of DMA peripheral base pointers */
|
|
#define DMA_BASE_PTRS { DMA0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMA - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMA_Register_Accessor_Macros DMA - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DMA - Register instance definitions */
|
|
/* DMA */
|
|
#define DMA_SAR0 DMA_SAR_REG(DMA0,0)
|
|
#define DMA_DAR0 DMA_DAR_REG(DMA0,0)
|
|
#define DMA_DSR_BCR0 DMA_DSR_BCR_REG(DMA0,0)
|
|
#define DMA_DSR0 DMA_DSR_REG(DMA0,0)
|
|
#define DMA_DCR0 DMA_DCR_REG(DMA0,0)
|
|
#define DMA_SAR1 DMA_SAR_REG(DMA0,1)
|
|
#define DMA_DAR1 DMA_DAR_REG(DMA0,1)
|
|
#define DMA_DSR_BCR1 DMA_DSR_BCR_REG(DMA0,1)
|
|
#define DMA_DSR1 DMA_DSR_REG(DMA0,1)
|
|
#define DMA_DCR1 DMA_DCR_REG(DMA0,1)
|
|
#define DMA_SAR2 DMA_SAR_REG(DMA0,2)
|
|
#define DMA_DAR2 DMA_DAR_REG(DMA0,2)
|
|
#define DMA_DSR_BCR2 DMA_DSR_BCR_REG(DMA0,2)
|
|
#define DMA_DSR2 DMA_DSR_REG(DMA0,2)
|
|
#define DMA_DCR2 DMA_DCR_REG(DMA0,2)
|
|
#define DMA_SAR3 DMA_SAR_REG(DMA0,3)
|
|
#define DMA_DAR3 DMA_DAR_REG(DMA0,3)
|
|
#define DMA_DSR_BCR3 DMA_DSR_BCR_REG(DMA0,3)
|
|
#define DMA_DSR3 DMA_DSR_REG(DMA0,3)
|
|
#define DMA_DCR3 DMA_DCR_REG(DMA0,3)
|
|
|
|
/* DMA - Register array accessors */
|
|
#define DMA_SAR(index) DMA_SAR_REG(DMA0,index)
|
|
#define DMA_DAR(index) DMA_DAR_REG(DMA0,index)
|
|
#define DMA_DSR_BCR(index) DMA_DSR_BCR_REG(DMA0,index)
|
|
#define DMA_DSR(index) DMA_DSR_REG(DMA0,index)
|
|
#define DMA_DCR(index) DMA_DCR_REG(DMA0,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMA_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMA_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMAMUX Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** DMAMUX - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t CHCFG[4]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
|
|
} DMAMUX_Type, *DMAMUX_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMAMUX - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMAMUX_Register_Accessor_Macros DMAMUX - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DMAMUX - Register accessors */
|
|
#define DMAMUX_CHCFG_REG(base,index) ((base)->CHCFG[index])
|
|
#define DMAMUX_CHCFG_COUNT 4
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMAMUX_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMAMUX Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* CHCFG Bit Fields */
|
|
#define DMAMUX_CHCFG_SOURCE_MASK 0x3Fu
|
|
#define DMAMUX_CHCFG_SOURCE_SHIFT 0
|
|
#define DMAMUX_CHCFG_SOURCE_WIDTH 6
|
|
#define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_SOURCE_SHIFT))&DMAMUX_CHCFG_SOURCE_MASK)
|
|
#define DMAMUX_CHCFG_TRIG_MASK 0x40u
|
|
#define DMAMUX_CHCFG_TRIG_SHIFT 6
|
|
#define DMAMUX_CHCFG_TRIG_WIDTH 1
|
|
#define DMAMUX_CHCFG_TRIG(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_TRIG_SHIFT))&DMAMUX_CHCFG_TRIG_MASK)
|
|
#define DMAMUX_CHCFG_ENBL_MASK 0x80u
|
|
#define DMAMUX_CHCFG_ENBL_SHIFT 7
|
|
#define DMAMUX_CHCFG_ENBL_WIDTH 1
|
|
#define DMAMUX_CHCFG_ENBL(x) (((uint8_t)(((uint8_t)(x))<<DMAMUX_CHCFG_ENBL_SHIFT))&DMAMUX_CHCFG_ENBL_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMAMUX_Register_Masks */
|
|
|
|
|
|
/* DMAMUX - Peripheral instance base addresses */
|
|
/** Peripheral DMAMUX0 base address */
|
|
#define DMAMUX0_BASE (0x40021000u)
|
|
/** Peripheral DMAMUX0 base pointer */
|
|
#define DMAMUX0 ((DMAMUX_Type *)DMAMUX0_BASE)
|
|
#define DMAMUX0_BASE_PTR (DMAMUX0)
|
|
/** Array initializer of DMAMUX peripheral base addresses */
|
|
#define DMAMUX_BASE_ADDRS { DMAMUX0_BASE }
|
|
/** Array initializer of DMAMUX peripheral base pointers */
|
|
#define DMAMUX_BASE_PTRS { DMAMUX0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- DMAMUX - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup DMAMUX_Register_Accessor_Macros DMAMUX - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* DMAMUX - Register instance definitions */
|
|
/* DMAMUX0 */
|
|
#define DMAMUX0_CHCFG0 DMAMUX_CHCFG_REG(DMAMUX0,0)
|
|
#define DMAMUX0_CHCFG1 DMAMUX_CHCFG_REG(DMAMUX0,1)
|
|
#define DMAMUX0_CHCFG2 DMAMUX_CHCFG_REG(DMAMUX0,2)
|
|
#define DMAMUX0_CHCFG3 DMAMUX_CHCFG_REG(DMAMUX0,3)
|
|
|
|
/* DMAMUX - Register array accessors */
|
|
#define DMAMUX0_CHCFG(index) DMAMUX_CHCFG_REG(DMAMUX0,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMAMUX_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group DMAMUX_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FGPIO Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FGPIO_Peripheral_Access_Layer FGPIO Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** FGPIO - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
|
|
__O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
|
|
__O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
|
|
__O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
|
|
__I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
|
|
__IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
|
|
} FGPIO_Type, *FGPIO_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FGPIO - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FGPIO_Register_Accessor_Macros FGPIO - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* FGPIO - Register accessors */
|
|
#define FGPIO_PDOR_REG(base) ((base)->PDOR)
|
|
#define FGPIO_PSOR_REG(base) ((base)->PSOR)
|
|
#define FGPIO_PCOR_REG(base) ((base)->PCOR)
|
|
#define FGPIO_PTOR_REG(base) ((base)->PTOR)
|
|
#define FGPIO_PDIR_REG(base) ((base)->PDIR)
|
|
#define FGPIO_PDDR_REG(base) ((base)->PDDR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FGPIO_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FGPIO Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FGPIO_Register_Masks FGPIO Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PDOR Bit Fields */
|
|
#define FGPIO_PDOR_PDO_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PDOR_PDO_SHIFT 0
|
|
#define FGPIO_PDOR_PDO_WIDTH 32
|
|
#define FGPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDOR_PDO_SHIFT))&FGPIO_PDOR_PDO_MASK)
|
|
/* PSOR Bit Fields */
|
|
#define FGPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PSOR_PTSO_SHIFT 0
|
|
#define FGPIO_PSOR_PTSO_WIDTH 32
|
|
#define FGPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PSOR_PTSO_SHIFT))&FGPIO_PSOR_PTSO_MASK)
|
|
/* PCOR Bit Fields */
|
|
#define FGPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PCOR_PTCO_SHIFT 0
|
|
#define FGPIO_PCOR_PTCO_WIDTH 32
|
|
#define FGPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PCOR_PTCO_SHIFT))&FGPIO_PCOR_PTCO_MASK)
|
|
/* PTOR Bit Fields */
|
|
#define FGPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PTOR_PTTO_SHIFT 0
|
|
#define FGPIO_PTOR_PTTO_WIDTH 32
|
|
#define FGPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PTOR_PTTO_SHIFT))&FGPIO_PTOR_PTTO_MASK)
|
|
/* PDIR Bit Fields */
|
|
#define FGPIO_PDIR_PDI_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PDIR_PDI_SHIFT 0
|
|
#define FGPIO_PDIR_PDI_WIDTH 32
|
|
#define FGPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDIR_PDI_SHIFT))&FGPIO_PDIR_PDI_MASK)
|
|
/* PDDR Bit Fields */
|
|
#define FGPIO_PDDR_PDD_MASK 0xFFFFFFFFu
|
|
#define FGPIO_PDDR_PDD_SHIFT 0
|
|
#define FGPIO_PDDR_PDD_WIDTH 32
|
|
#define FGPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<FGPIO_PDDR_PDD_SHIFT))&FGPIO_PDDR_PDD_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FGPIO_Register_Masks */
|
|
|
|
|
|
/* FGPIO - Peripheral instance base addresses */
|
|
/** Peripheral FGPIOA base address */
|
|
#define FGPIOA_BASE (0xF80FF000u)
|
|
/** Peripheral FGPIOA base pointer */
|
|
#define FGPIOA ((FGPIO_Type *)FGPIOA_BASE)
|
|
#define FGPIOA_BASE_PTR (FGPIOA)
|
|
/** Peripheral FGPIOB base address */
|
|
#define FGPIOB_BASE (0xF80FF040u)
|
|
/** Peripheral FGPIOB base pointer */
|
|
#define FGPIOB ((FGPIO_Type *)FGPIOB_BASE)
|
|
#define FGPIOB_BASE_PTR (FGPIOB)
|
|
/** Peripheral FGPIOC base address */
|
|
#define FGPIOC_BASE (0xF80FF080u)
|
|
/** Peripheral FGPIOC base pointer */
|
|
#define FGPIOC ((FGPIO_Type *)FGPIOC_BASE)
|
|
#define FGPIOC_BASE_PTR (FGPIOC)
|
|
/** Peripheral FGPIOD base address */
|
|
#define FGPIOD_BASE (0xF80FF0C0u)
|
|
/** Peripheral FGPIOD base pointer */
|
|
#define FGPIOD ((FGPIO_Type *)FGPIOD_BASE)
|
|
#define FGPIOD_BASE_PTR (FGPIOD)
|
|
/** Peripheral FGPIOE base address */
|
|
#define FGPIOE_BASE (0xF80FF100u)
|
|
/** Peripheral FGPIOE base pointer */
|
|
#define FGPIOE ((FGPIO_Type *)FGPIOE_BASE)
|
|
#define FGPIOE_BASE_PTR (FGPIOE)
|
|
/** Array initializer of FGPIO peripheral base addresses */
|
|
#define FGPIO_BASE_ADDRS { FGPIOA_BASE, FGPIOB_BASE, FGPIOC_BASE, FGPIOD_BASE, FGPIOE_BASE }
|
|
/** Array initializer of FGPIO peripheral base pointers */
|
|
#define FGPIO_BASE_PTRS { FGPIOA, FGPIOB, FGPIOC, FGPIOD, FGPIOE }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FGPIO - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FGPIO_Register_Accessor_Macros FGPIO - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* FGPIO - Register instance definitions */
|
|
/* FGPIOA */
|
|
#define FGPIOA_PDOR FGPIO_PDOR_REG(FGPIOA)
|
|
#define FGPIOA_PSOR FGPIO_PSOR_REG(FGPIOA)
|
|
#define FGPIOA_PCOR FGPIO_PCOR_REG(FGPIOA)
|
|
#define FGPIOA_PTOR FGPIO_PTOR_REG(FGPIOA)
|
|
#define FGPIOA_PDIR FGPIO_PDIR_REG(FGPIOA)
|
|
#define FGPIOA_PDDR FGPIO_PDDR_REG(FGPIOA)
|
|
/* FGPIOB */
|
|
#define FGPIOB_PDOR FGPIO_PDOR_REG(FGPIOB)
|
|
#define FGPIOB_PSOR FGPIO_PSOR_REG(FGPIOB)
|
|
#define FGPIOB_PCOR FGPIO_PCOR_REG(FGPIOB)
|
|
#define FGPIOB_PTOR FGPIO_PTOR_REG(FGPIOB)
|
|
#define FGPIOB_PDIR FGPIO_PDIR_REG(FGPIOB)
|
|
#define FGPIOB_PDDR FGPIO_PDDR_REG(FGPIOB)
|
|
/* FGPIOC */
|
|
#define FGPIOC_PDOR FGPIO_PDOR_REG(FGPIOC)
|
|
#define FGPIOC_PSOR FGPIO_PSOR_REG(FGPIOC)
|
|
#define FGPIOC_PCOR FGPIO_PCOR_REG(FGPIOC)
|
|
#define FGPIOC_PTOR FGPIO_PTOR_REG(FGPIOC)
|
|
#define FGPIOC_PDIR FGPIO_PDIR_REG(FGPIOC)
|
|
#define FGPIOC_PDDR FGPIO_PDDR_REG(FGPIOC)
|
|
/* FGPIOD */
|
|
#define FGPIOD_PDOR FGPIO_PDOR_REG(FGPIOD)
|
|
#define FGPIOD_PSOR FGPIO_PSOR_REG(FGPIOD)
|
|
#define FGPIOD_PCOR FGPIO_PCOR_REG(FGPIOD)
|
|
#define FGPIOD_PTOR FGPIO_PTOR_REG(FGPIOD)
|
|
#define FGPIOD_PDIR FGPIO_PDIR_REG(FGPIOD)
|
|
#define FGPIOD_PDDR FGPIO_PDDR_REG(FGPIOD)
|
|
/* FGPIOE */
|
|
#define FGPIOE_PDOR FGPIO_PDOR_REG(FGPIOE)
|
|
#define FGPIOE_PSOR FGPIO_PSOR_REG(FGPIOE)
|
|
#define FGPIOE_PCOR FGPIO_PCOR_REG(FGPIOE)
|
|
#define FGPIOE_PTOR FGPIO_PTOR_REG(FGPIOE)
|
|
#define FGPIOE_PDIR FGPIO_PDIR_REG(FGPIOE)
|
|
#define FGPIOE_PDDR FGPIO_PDDR_REG(FGPIOE)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FGPIO_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FGPIO_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FTFA Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FTFA_Peripheral_Access_Layer FTFA Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** FTFA - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
|
|
__IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
|
|
__I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
|
|
__I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
|
|
__IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
|
|
__IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
|
|
__IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
|
|
__IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
|
|
__IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
|
|
__IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
|
|
__IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
|
|
__IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
|
|
__IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
|
|
__IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
|
|
__IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
|
|
__IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
|
|
__IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
|
|
__IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
|
|
__IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
|
|
__IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
|
|
} FTFA_Type, *FTFA_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FTFA - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FTFA_Register_Accessor_Macros FTFA - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* FTFA - Register accessors */
|
|
#define FTFA_FSTAT_REG(base) ((base)->FSTAT)
|
|
#define FTFA_FCNFG_REG(base) ((base)->FCNFG)
|
|
#define FTFA_FSEC_REG(base) ((base)->FSEC)
|
|
#define FTFA_FOPT_REG(base) ((base)->FOPT)
|
|
#define FTFA_FCCOB3_REG(base) ((base)->FCCOB3)
|
|
#define FTFA_FCCOB2_REG(base) ((base)->FCCOB2)
|
|
#define FTFA_FCCOB1_REG(base) ((base)->FCCOB1)
|
|
#define FTFA_FCCOB0_REG(base) ((base)->FCCOB0)
|
|
#define FTFA_FCCOB7_REG(base) ((base)->FCCOB7)
|
|
#define FTFA_FCCOB6_REG(base) ((base)->FCCOB6)
|
|
#define FTFA_FCCOB5_REG(base) ((base)->FCCOB5)
|
|
#define FTFA_FCCOB4_REG(base) ((base)->FCCOB4)
|
|
#define FTFA_FCCOBB_REG(base) ((base)->FCCOBB)
|
|
#define FTFA_FCCOBA_REG(base) ((base)->FCCOBA)
|
|
#define FTFA_FCCOB9_REG(base) ((base)->FCCOB9)
|
|
#define FTFA_FCCOB8_REG(base) ((base)->FCCOB8)
|
|
#define FTFA_FPROT3_REG(base) ((base)->FPROT3)
|
|
#define FTFA_FPROT2_REG(base) ((base)->FPROT2)
|
|
#define FTFA_FPROT1_REG(base) ((base)->FPROT1)
|
|
#define FTFA_FPROT0_REG(base) ((base)->FPROT0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FTFA_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FTFA Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FTFA_Register_Masks FTFA Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* FSTAT Bit Fields */
|
|
#define FTFA_FSTAT_MGSTAT0_MASK 0x1u
|
|
#define FTFA_FSTAT_MGSTAT0_SHIFT 0
|
|
#define FTFA_FSTAT_MGSTAT0_WIDTH 1
|
|
#define FTFA_FSTAT_MGSTAT0(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSTAT_MGSTAT0_SHIFT))&FTFA_FSTAT_MGSTAT0_MASK)
|
|
#define FTFA_FSTAT_FPVIOL_MASK 0x10u
|
|
#define FTFA_FSTAT_FPVIOL_SHIFT 4
|
|
#define FTFA_FSTAT_FPVIOL_WIDTH 1
|
|
#define FTFA_FSTAT_FPVIOL(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSTAT_FPVIOL_SHIFT))&FTFA_FSTAT_FPVIOL_MASK)
|
|
#define FTFA_FSTAT_ACCERR_MASK 0x20u
|
|
#define FTFA_FSTAT_ACCERR_SHIFT 5
|
|
#define FTFA_FSTAT_ACCERR_WIDTH 1
|
|
#define FTFA_FSTAT_ACCERR(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSTAT_ACCERR_SHIFT))&FTFA_FSTAT_ACCERR_MASK)
|
|
#define FTFA_FSTAT_RDCOLERR_MASK 0x40u
|
|
#define FTFA_FSTAT_RDCOLERR_SHIFT 6
|
|
#define FTFA_FSTAT_RDCOLERR_WIDTH 1
|
|
#define FTFA_FSTAT_RDCOLERR(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSTAT_RDCOLERR_SHIFT))&FTFA_FSTAT_RDCOLERR_MASK)
|
|
#define FTFA_FSTAT_CCIF_MASK 0x80u
|
|
#define FTFA_FSTAT_CCIF_SHIFT 7
|
|
#define FTFA_FSTAT_CCIF_WIDTH 1
|
|
#define FTFA_FSTAT_CCIF(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSTAT_CCIF_SHIFT))&FTFA_FSTAT_CCIF_MASK)
|
|
/* FCNFG Bit Fields */
|
|
#define FTFA_FCNFG_ERSSUSP_MASK 0x10u
|
|
#define FTFA_FCNFG_ERSSUSP_SHIFT 4
|
|
#define FTFA_FCNFG_ERSSUSP_WIDTH 1
|
|
#define FTFA_FCNFG_ERSSUSP(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCNFG_ERSSUSP_SHIFT))&FTFA_FCNFG_ERSSUSP_MASK)
|
|
#define FTFA_FCNFG_ERSAREQ_MASK 0x20u
|
|
#define FTFA_FCNFG_ERSAREQ_SHIFT 5
|
|
#define FTFA_FCNFG_ERSAREQ_WIDTH 1
|
|
#define FTFA_FCNFG_ERSAREQ(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCNFG_ERSAREQ_SHIFT))&FTFA_FCNFG_ERSAREQ_MASK)
|
|
#define FTFA_FCNFG_RDCOLLIE_MASK 0x40u
|
|
#define FTFA_FCNFG_RDCOLLIE_SHIFT 6
|
|
#define FTFA_FCNFG_RDCOLLIE_WIDTH 1
|
|
#define FTFA_FCNFG_RDCOLLIE(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCNFG_RDCOLLIE_SHIFT))&FTFA_FCNFG_RDCOLLIE_MASK)
|
|
#define FTFA_FCNFG_CCIE_MASK 0x80u
|
|
#define FTFA_FCNFG_CCIE_SHIFT 7
|
|
#define FTFA_FCNFG_CCIE_WIDTH 1
|
|
#define FTFA_FCNFG_CCIE(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCNFG_CCIE_SHIFT))&FTFA_FCNFG_CCIE_MASK)
|
|
/* FSEC Bit Fields */
|
|
#define FTFA_FSEC_SEC_MASK 0x3u
|
|
#define FTFA_FSEC_SEC_SHIFT 0
|
|
#define FTFA_FSEC_SEC_WIDTH 2
|
|
#define FTFA_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_SEC_SHIFT))&FTFA_FSEC_SEC_MASK)
|
|
#define FTFA_FSEC_FSLACC_MASK 0xCu
|
|
#define FTFA_FSEC_FSLACC_SHIFT 2
|
|
#define FTFA_FSEC_FSLACC_WIDTH 2
|
|
#define FTFA_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_FSLACC_SHIFT))&FTFA_FSEC_FSLACC_MASK)
|
|
#define FTFA_FSEC_MEEN_MASK 0x30u
|
|
#define FTFA_FSEC_MEEN_SHIFT 4
|
|
#define FTFA_FSEC_MEEN_WIDTH 2
|
|
#define FTFA_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_MEEN_SHIFT))&FTFA_FSEC_MEEN_MASK)
|
|
#define FTFA_FSEC_KEYEN_MASK 0xC0u
|
|
#define FTFA_FSEC_KEYEN_SHIFT 6
|
|
#define FTFA_FSEC_KEYEN_WIDTH 2
|
|
#define FTFA_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FSEC_KEYEN_SHIFT))&FTFA_FSEC_KEYEN_MASK)
|
|
/* FOPT Bit Fields */
|
|
#define FTFA_FOPT_OPT_MASK 0xFFu
|
|
#define FTFA_FOPT_OPT_SHIFT 0
|
|
#define FTFA_FOPT_OPT_WIDTH 8
|
|
#define FTFA_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FOPT_OPT_SHIFT))&FTFA_FOPT_OPT_MASK)
|
|
/* FCCOB3 Bit Fields */
|
|
#define FTFA_FCCOB3_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB3_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB3_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB3_CCOBn_SHIFT))&FTFA_FCCOB3_CCOBn_MASK)
|
|
/* FCCOB2 Bit Fields */
|
|
#define FTFA_FCCOB2_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB2_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB2_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB2_CCOBn_SHIFT))&FTFA_FCCOB2_CCOBn_MASK)
|
|
/* FCCOB1 Bit Fields */
|
|
#define FTFA_FCCOB1_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB1_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB1_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB1_CCOBn_SHIFT))&FTFA_FCCOB1_CCOBn_MASK)
|
|
/* FCCOB0 Bit Fields */
|
|
#define FTFA_FCCOB0_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB0_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB0_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB0_CCOBn_SHIFT))&FTFA_FCCOB0_CCOBn_MASK)
|
|
/* FCCOB7 Bit Fields */
|
|
#define FTFA_FCCOB7_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB7_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB7_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB7_CCOBn_SHIFT))&FTFA_FCCOB7_CCOBn_MASK)
|
|
/* FCCOB6 Bit Fields */
|
|
#define FTFA_FCCOB6_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB6_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB6_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB6_CCOBn_SHIFT))&FTFA_FCCOB6_CCOBn_MASK)
|
|
/* FCCOB5 Bit Fields */
|
|
#define FTFA_FCCOB5_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB5_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB5_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB5_CCOBn_SHIFT))&FTFA_FCCOB5_CCOBn_MASK)
|
|
/* FCCOB4 Bit Fields */
|
|
#define FTFA_FCCOB4_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB4_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB4_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB4_CCOBn_SHIFT))&FTFA_FCCOB4_CCOBn_MASK)
|
|
/* FCCOBB Bit Fields */
|
|
#define FTFA_FCCOBB_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOBB_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOBB_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBB_CCOBn_SHIFT))&FTFA_FCCOBB_CCOBn_MASK)
|
|
/* FCCOBA Bit Fields */
|
|
#define FTFA_FCCOBA_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOBA_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOBA_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOBA_CCOBn_SHIFT))&FTFA_FCCOBA_CCOBn_MASK)
|
|
/* FCCOB9 Bit Fields */
|
|
#define FTFA_FCCOB9_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB9_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB9_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB9_CCOBn_SHIFT))&FTFA_FCCOB9_CCOBn_MASK)
|
|
/* FCCOB8 Bit Fields */
|
|
#define FTFA_FCCOB8_CCOBn_MASK 0xFFu
|
|
#define FTFA_FCCOB8_CCOBn_SHIFT 0
|
|
#define FTFA_FCCOB8_CCOBn_WIDTH 8
|
|
#define FTFA_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FCCOB8_CCOBn_SHIFT))&FTFA_FCCOB8_CCOBn_MASK)
|
|
/* FPROT3 Bit Fields */
|
|
#define FTFA_FPROT3_PROT_MASK 0xFFu
|
|
#define FTFA_FPROT3_PROT_SHIFT 0
|
|
#define FTFA_FPROT3_PROT_WIDTH 8
|
|
#define FTFA_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT3_PROT_SHIFT))&FTFA_FPROT3_PROT_MASK)
|
|
/* FPROT2 Bit Fields */
|
|
#define FTFA_FPROT2_PROT_MASK 0xFFu
|
|
#define FTFA_FPROT2_PROT_SHIFT 0
|
|
#define FTFA_FPROT2_PROT_WIDTH 8
|
|
#define FTFA_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT2_PROT_SHIFT))&FTFA_FPROT2_PROT_MASK)
|
|
/* FPROT1 Bit Fields */
|
|
#define FTFA_FPROT1_PROT_MASK 0xFFu
|
|
#define FTFA_FPROT1_PROT_SHIFT 0
|
|
#define FTFA_FPROT1_PROT_WIDTH 8
|
|
#define FTFA_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT1_PROT_SHIFT))&FTFA_FPROT1_PROT_MASK)
|
|
/* FPROT0 Bit Fields */
|
|
#define FTFA_FPROT0_PROT_MASK 0xFFu
|
|
#define FTFA_FPROT0_PROT_SHIFT 0
|
|
#define FTFA_FPROT0_PROT_WIDTH 8
|
|
#define FTFA_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<FTFA_FPROT0_PROT_SHIFT))&FTFA_FPROT0_PROT_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FTFA_Register_Masks */
|
|
|
|
|
|
/* FTFA - Peripheral instance base addresses */
|
|
/** Peripheral FTFA base address */
|
|
#define FTFA_BASE (0x40020000u)
|
|
/** Peripheral FTFA base pointer */
|
|
#define FTFA ((FTFA_Type *)FTFA_BASE)
|
|
#define FTFA_BASE_PTR (FTFA)
|
|
/** Array initializer of FTFA peripheral base addresses */
|
|
#define FTFA_BASE_ADDRS { FTFA_BASE }
|
|
/** Array initializer of FTFA peripheral base pointers */
|
|
#define FTFA_BASE_PTRS { FTFA }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- FTFA - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup FTFA_Register_Accessor_Macros FTFA - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* FTFA - Register instance definitions */
|
|
/* FTFA */
|
|
#define FTFA_FSTAT FTFA_FSTAT_REG(FTFA)
|
|
#define FTFA_FCNFG FTFA_FCNFG_REG(FTFA)
|
|
#define FTFA_FSEC FTFA_FSEC_REG(FTFA)
|
|
#define FTFA_FOPT FTFA_FOPT_REG(FTFA)
|
|
#define FTFA_FCCOB3 FTFA_FCCOB3_REG(FTFA)
|
|
#define FTFA_FCCOB2 FTFA_FCCOB2_REG(FTFA)
|
|
#define FTFA_FCCOB1 FTFA_FCCOB1_REG(FTFA)
|
|
#define FTFA_FCCOB0 FTFA_FCCOB0_REG(FTFA)
|
|
#define FTFA_FCCOB7 FTFA_FCCOB7_REG(FTFA)
|
|
#define FTFA_FCCOB6 FTFA_FCCOB6_REG(FTFA)
|
|
#define FTFA_FCCOB5 FTFA_FCCOB5_REG(FTFA)
|
|
#define FTFA_FCCOB4 FTFA_FCCOB4_REG(FTFA)
|
|
#define FTFA_FCCOBB FTFA_FCCOBB_REG(FTFA)
|
|
#define FTFA_FCCOBA FTFA_FCCOBA_REG(FTFA)
|
|
#define FTFA_FCCOB9 FTFA_FCCOB9_REG(FTFA)
|
|
#define FTFA_FCCOB8 FTFA_FCCOB8_REG(FTFA)
|
|
#define FTFA_FPROT3 FTFA_FPROT3_REG(FTFA)
|
|
#define FTFA_FPROT2 FTFA_FPROT2_REG(FTFA)
|
|
#define FTFA_FPROT1 FTFA_FPROT1_REG(FTFA)
|
|
#define FTFA_FPROT0 FTFA_FPROT0_REG(FTFA)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FTFA_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group FTFA_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- GPIO Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** GPIO - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
|
|
__O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
|
|
__O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
|
|
__O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
|
|
__I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
|
|
__IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
|
|
} GPIO_Type, *GPIO_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- GPIO - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup GPIO_Register_Accessor_Macros GPIO - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* GPIO - Register accessors */
|
|
#define GPIO_PDOR_REG(base) ((base)->PDOR)
|
|
#define GPIO_PSOR_REG(base) ((base)->PSOR)
|
|
#define GPIO_PCOR_REG(base) ((base)->PCOR)
|
|
#define GPIO_PTOR_REG(base) ((base)->PTOR)
|
|
#define GPIO_PDIR_REG(base) ((base)->PDIR)
|
|
#define GPIO_PDDR_REG(base) ((base)->PDDR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group GPIO_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- GPIO Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup GPIO_Register_Masks GPIO Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PDOR Bit Fields */
|
|
#define GPIO_PDOR_PDO_MASK 0xFFFFFFFFu
|
|
#define GPIO_PDOR_PDO_SHIFT 0
|
|
#define GPIO_PDOR_PDO_WIDTH 32
|
|
#define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDOR_PDO_SHIFT))&GPIO_PDOR_PDO_MASK)
|
|
/* PSOR Bit Fields */
|
|
#define GPIO_PSOR_PTSO_MASK 0xFFFFFFFFu
|
|
#define GPIO_PSOR_PTSO_SHIFT 0
|
|
#define GPIO_PSOR_PTSO_WIDTH 32
|
|
#define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PSOR_PTSO_SHIFT))&GPIO_PSOR_PTSO_MASK)
|
|
/* PCOR Bit Fields */
|
|
#define GPIO_PCOR_PTCO_MASK 0xFFFFFFFFu
|
|
#define GPIO_PCOR_PTCO_SHIFT 0
|
|
#define GPIO_PCOR_PTCO_WIDTH 32
|
|
#define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PCOR_PTCO_SHIFT))&GPIO_PCOR_PTCO_MASK)
|
|
/* PTOR Bit Fields */
|
|
#define GPIO_PTOR_PTTO_MASK 0xFFFFFFFFu
|
|
#define GPIO_PTOR_PTTO_SHIFT 0
|
|
#define GPIO_PTOR_PTTO_WIDTH 32
|
|
#define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PTOR_PTTO_SHIFT))&GPIO_PTOR_PTTO_MASK)
|
|
/* PDIR Bit Fields */
|
|
#define GPIO_PDIR_PDI_MASK 0xFFFFFFFFu
|
|
#define GPIO_PDIR_PDI_SHIFT 0
|
|
#define GPIO_PDIR_PDI_WIDTH 32
|
|
#define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDIR_PDI_SHIFT))&GPIO_PDIR_PDI_MASK)
|
|
/* PDDR Bit Fields */
|
|
#define GPIO_PDDR_PDD_MASK 0xFFFFFFFFu
|
|
#define GPIO_PDDR_PDD_SHIFT 0
|
|
#define GPIO_PDDR_PDD_WIDTH 32
|
|
#define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x))<<GPIO_PDDR_PDD_SHIFT))&GPIO_PDDR_PDD_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group GPIO_Register_Masks */
|
|
|
|
|
|
/* GPIO - Peripheral instance base addresses */
|
|
/** Peripheral GPIOA base address */
|
|
#define GPIOA_BASE (0x400FF000u)
|
|
/** Peripheral GPIOA base pointer */
|
|
#define GPIOA ((GPIO_Type *)GPIOA_BASE)
|
|
#define GPIOA_BASE_PTR (GPIOA)
|
|
/** Peripheral GPIOB base address */
|
|
#define GPIOB_BASE (0x400FF040u)
|
|
/** Peripheral GPIOB base pointer */
|
|
#define GPIOB ((GPIO_Type *)GPIOB_BASE)
|
|
#define GPIOB_BASE_PTR (GPIOB)
|
|
/** Peripheral GPIOC base address */
|
|
#define GPIOC_BASE (0x400FF080u)
|
|
/** Peripheral GPIOC base pointer */
|
|
#define GPIOC ((GPIO_Type *)GPIOC_BASE)
|
|
#define GPIOC_BASE_PTR (GPIOC)
|
|
/** Peripheral GPIOD base address */
|
|
#define GPIOD_BASE (0x400FF0C0u)
|
|
/** Peripheral GPIOD base pointer */
|
|
#define GPIOD ((GPIO_Type *)GPIOD_BASE)
|
|
#define GPIOD_BASE_PTR (GPIOD)
|
|
/** Peripheral GPIOE base address */
|
|
#define GPIOE_BASE (0x400FF100u)
|
|
/** Peripheral GPIOE base pointer */
|
|
#define GPIOE ((GPIO_Type *)GPIOE_BASE)
|
|
#define GPIOE_BASE_PTR (GPIOE)
|
|
/** Array initializer of GPIO peripheral base addresses */
|
|
#define GPIO_BASE_ADDRS { GPIOA_BASE, GPIOB_BASE, GPIOC_BASE, GPIOD_BASE, GPIOE_BASE }
|
|
/** Array initializer of GPIO peripheral base pointers */
|
|
#define GPIO_BASE_PTRS { GPIOA, GPIOB, GPIOC, GPIOD, GPIOE }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- GPIO - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup GPIO_Register_Accessor_Macros GPIO - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* GPIO - Register instance definitions */
|
|
/* GPIOA */
|
|
#define GPIOA_PDOR GPIO_PDOR_REG(GPIOA)
|
|
#define GPIOA_PSOR GPIO_PSOR_REG(GPIOA)
|
|
#define GPIOA_PCOR GPIO_PCOR_REG(GPIOA)
|
|
#define GPIOA_PTOR GPIO_PTOR_REG(GPIOA)
|
|
#define GPIOA_PDIR GPIO_PDIR_REG(GPIOA)
|
|
#define GPIOA_PDDR GPIO_PDDR_REG(GPIOA)
|
|
/* GPIOB */
|
|
#define GPIOB_PDOR GPIO_PDOR_REG(GPIOB)
|
|
#define GPIOB_PSOR GPIO_PSOR_REG(GPIOB)
|
|
#define GPIOB_PCOR GPIO_PCOR_REG(GPIOB)
|
|
#define GPIOB_PTOR GPIO_PTOR_REG(GPIOB)
|
|
#define GPIOB_PDIR GPIO_PDIR_REG(GPIOB)
|
|
#define GPIOB_PDDR GPIO_PDDR_REG(GPIOB)
|
|
/* GPIOC */
|
|
#define GPIOC_PDOR GPIO_PDOR_REG(GPIOC)
|
|
#define GPIOC_PSOR GPIO_PSOR_REG(GPIOC)
|
|
#define GPIOC_PCOR GPIO_PCOR_REG(GPIOC)
|
|
#define GPIOC_PTOR GPIO_PTOR_REG(GPIOC)
|
|
#define GPIOC_PDIR GPIO_PDIR_REG(GPIOC)
|
|
#define GPIOC_PDDR GPIO_PDDR_REG(GPIOC)
|
|
/* GPIOD */
|
|
#define GPIOD_PDOR GPIO_PDOR_REG(GPIOD)
|
|
#define GPIOD_PSOR GPIO_PSOR_REG(GPIOD)
|
|
#define GPIOD_PCOR GPIO_PCOR_REG(GPIOD)
|
|
#define GPIOD_PTOR GPIO_PTOR_REG(GPIOD)
|
|
#define GPIOD_PDIR GPIO_PDIR_REG(GPIOD)
|
|
#define GPIOD_PDDR GPIO_PDDR_REG(GPIOD)
|
|
/* GPIOE */
|
|
#define GPIOE_PDOR GPIO_PDOR_REG(GPIOE)
|
|
#define GPIOE_PSOR GPIO_PSOR_REG(GPIOE)
|
|
#define GPIOE_PCOR GPIO_PCOR_REG(GPIOE)
|
|
#define GPIOE_PTOR GPIO_PTOR_REG(GPIOE)
|
|
#define GPIOE_PDIR GPIO_PDIR_REG(GPIOE)
|
|
#define GPIOE_PDDR GPIO_PDDR_REG(GPIOE)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group GPIO_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group GPIO_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- I2C Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** I2C - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
|
|
__IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
|
|
__IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
|
|
__IO uint8_t S; /**< I2C Status register, offset: 0x3 */
|
|
__IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
|
|
__IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
|
|
__IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
|
|
__IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
|
|
__IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
|
|
__IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
|
|
__IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
|
|
__IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
|
|
} I2C_Type, *I2C_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- I2C - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup I2C_Register_Accessor_Macros I2C - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* I2C - Register accessors */
|
|
#define I2C_A1_REG(base) ((base)->A1)
|
|
#define I2C_F_REG(base) ((base)->F)
|
|
#define I2C_C1_REG(base) ((base)->C1)
|
|
#define I2C_S_REG(base) ((base)->S)
|
|
#define I2C_D_REG(base) ((base)->D)
|
|
#define I2C_C2_REG(base) ((base)->C2)
|
|
#define I2C_FLT_REG(base) ((base)->FLT)
|
|
#define I2C_RA_REG(base) ((base)->RA)
|
|
#define I2C_SMB_REG(base) ((base)->SMB)
|
|
#define I2C_A2_REG(base) ((base)->A2)
|
|
#define I2C_SLTH_REG(base) ((base)->SLTH)
|
|
#define I2C_SLTL_REG(base) ((base)->SLTL)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group I2C_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- I2C Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup I2C_Register_Masks I2C Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* A1 Bit Fields */
|
|
#define I2C_A1_AD_MASK 0xFEu
|
|
#define I2C_A1_AD_SHIFT 1
|
|
#define I2C_A1_AD_WIDTH 7
|
|
#define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A1_AD_SHIFT))&I2C_A1_AD_MASK)
|
|
/* F Bit Fields */
|
|
#define I2C_F_ICR_MASK 0x3Fu
|
|
#define I2C_F_ICR_SHIFT 0
|
|
#define I2C_F_ICR_WIDTH 6
|
|
#define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_ICR_SHIFT))&I2C_F_ICR_MASK)
|
|
#define I2C_F_MULT_MASK 0xC0u
|
|
#define I2C_F_MULT_SHIFT 6
|
|
#define I2C_F_MULT_WIDTH 2
|
|
#define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x))<<I2C_F_MULT_SHIFT))&I2C_F_MULT_MASK)
|
|
/* C1 Bit Fields */
|
|
#define I2C_C1_DMAEN_MASK 0x1u
|
|
#define I2C_C1_DMAEN_SHIFT 0
|
|
#define I2C_C1_DMAEN_WIDTH 1
|
|
#define I2C_C1_DMAEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_DMAEN_SHIFT))&I2C_C1_DMAEN_MASK)
|
|
#define I2C_C1_WUEN_MASK 0x2u
|
|
#define I2C_C1_WUEN_SHIFT 1
|
|
#define I2C_C1_WUEN_WIDTH 1
|
|
#define I2C_C1_WUEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_WUEN_SHIFT))&I2C_C1_WUEN_MASK)
|
|
#define I2C_C1_RSTA_MASK 0x4u
|
|
#define I2C_C1_RSTA_SHIFT 2
|
|
#define I2C_C1_RSTA_WIDTH 1
|
|
#define I2C_C1_RSTA(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_RSTA_SHIFT))&I2C_C1_RSTA_MASK)
|
|
#define I2C_C1_TXAK_MASK 0x8u
|
|
#define I2C_C1_TXAK_SHIFT 3
|
|
#define I2C_C1_TXAK_WIDTH 1
|
|
#define I2C_C1_TXAK(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_TXAK_SHIFT))&I2C_C1_TXAK_MASK)
|
|
#define I2C_C1_TX_MASK 0x10u
|
|
#define I2C_C1_TX_SHIFT 4
|
|
#define I2C_C1_TX_WIDTH 1
|
|
#define I2C_C1_TX(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_TX_SHIFT))&I2C_C1_TX_MASK)
|
|
#define I2C_C1_MST_MASK 0x20u
|
|
#define I2C_C1_MST_SHIFT 5
|
|
#define I2C_C1_MST_WIDTH 1
|
|
#define I2C_C1_MST(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_MST_SHIFT))&I2C_C1_MST_MASK)
|
|
#define I2C_C1_IICIE_MASK 0x40u
|
|
#define I2C_C1_IICIE_SHIFT 6
|
|
#define I2C_C1_IICIE_WIDTH 1
|
|
#define I2C_C1_IICIE(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_IICIE_SHIFT))&I2C_C1_IICIE_MASK)
|
|
#define I2C_C1_IICEN_MASK 0x80u
|
|
#define I2C_C1_IICEN_SHIFT 7
|
|
#define I2C_C1_IICEN_WIDTH 1
|
|
#define I2C_C1_IICEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_C1_IICEN_SHIFT))&I2C_C1_IICEN_MASK)
|
|
/* S Bit Fields */
|
|
#define I2C_S_RXAK_MASK 0x1u
|
|
#define I2C_S_RXAK_SHIFT 0
|
|
#define I2C_S_RXAK_WIDTH 1
|
|
#define I2C_S_RXAK(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_RXAK_SHIFT))&I2C_S_RXAK_MASK)
|
|
#define I2C_S_IICIF_MASK 0x2u
|
|
#define I2C_S_IICIF_SHIFT 1
|
|
#define I2C_S_IICIF_WIDTH 1
|
|
#define I2C_S_IICIF(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_IICIF_SHIFT))&I2C_S_IICIF_MASK)
|
|
#define I2C_S_SRW_MASK 0x4u
|
|
#define I2C_S_SRW_SHIFT 2
|
|
#define I2C_S_SRW_WIDTH 1
|
|
#define I2C_S_SRW(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_SRW_SHIFT))&I2C_S_SRW_MASK)
|
|
#define I2C_S_RAM_MASK 0x8u
|
|
#define I2C_S_RAM_SHIFT 3
|
|
#define I2C_S_RAM_WIDTH 1
|
|
#define I2C_S_RAM(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_RAM_SHIFT))&I2C_S_RAM_MASK)
|
|
#define I2C_S_ARBL_MASK 0x10u
|
|
#define I2C_S_ARBL_SHIFT 4
|
|
#define I2C_S_ARBL_WIDTH 1
|
|
#define I2C_S_ARBL(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_ARBL_SHIFT))&I2C_S_ARBL_MASK)
|
|
#define I2C_S_BUSY_MASK 0x20u
|
|
#define I2C_S_BUSY_SHIFT 5
|
|
#define I2C_S_BUSY_WIDTH 1
|
|
#define I2C_S_BUSY(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_BUSY_SHIFT))&I2C_S_BUSY_MASK)
|
|
#define I2C_S_IAAS_MASK 0x40u
|
|
#define I2C_S_IAAS_SHIFT 6
|
|
#define I2C_S_IAAS_WIDTH 1
|
|
#define I2C_S_IAAS(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_IAAS_SHIFT))&I2C_S_IAAS_MASK)
|
|
#define I2C_S_TCF_MASK 0x80u
|
|
#define I2C_S_TCF_SHIFT 7
|
|
#define I2C_S_TCF_WIDTH 1
|
|
#define I2C_S_TCF(x) (((uint8_t)(((uint8_t)(x))<<I2C_S_TCF_SHIFT))&I2C_S_TCF_MASK)
|
|
/* D Bit Fields */
|
|
#define I2C_D_DATA_MASK 0xFFu
|
|
#define I2C_D_DATA_SHIFT 0
|
|
#define I2C_D_DATA_WIDTH 8
|
|
#define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x))<<I2C_D_DATA_SHIFT))&I2C_D_DATA_MASK)
|
|
/* C2 Bit Fields */
|
|
#define I2C_C2_AD_MASK 0x7u
|
|
#define I2C_C2_AD_SHIFT 0
|
|
#define I2C_C2_AD_WIDTH 3
|
|
#define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_AD_SHIFT))&I2C_C2_AD_MASK)
|
|
#define I2C_C2_RMEN_MASK 0x8u
|
|
#define I2C_C2_RMEN_SHIFT 3
|
|
#define I2C_C2_RMEN_WIDTH 1
|
|
#define I2C_C2_RMEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_RMEN_SHIFT))&I2C_C2_RMEN_MASK)
|
|
#define I2C_C2_SBRC_MASK 0x10u
|
|
#define I2C_C2_SBRC_SHIFT 4
|
|
#define I2C_C2_SBRC_WIDTH 1
|
|
#define I2C_C2_SBRC(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_SBRC_SHIFT))&I2C_C2_SBRC_MASK)
|
|
#define I2C_C2_HDRS_MASK 0x20u
|
|
#define I2C_C2_HDRS_SHIFT 5
|
|
#define I2C_C2_HDRS_WIDTH 1
|
|
#define I2C_C2_HDRS(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_HDRS_SHIFT))&I2C_C2_HDRS_MASK)
|
|
#define I2C_C2_ADEXT_MASK 0x40u
|
|
#define I2C_C2_ADEXT_SHIFT 6
|
|
#define I2C_C2_ADEXT_WIDTH 1
|
|
#define I2C_C2_ADEXT(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_ADEXT_SHIFT))&I2C_C2_ADEXT_MASK)
|
|
#define I2C_C2_GCAEN_MASK 0x80u
|
|
#define I2C_C2_GCAEN_SHIFT 7
|
|
#define I2C_C2_GCAEN_WIDTH 1
|
|
#define I2C_C2_GCAEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_C2_GCAEN_SHIFT))&I2C_C2_GCAEN_MASK)
|
|
/* FLT Bit Fields */
|
|
#define I2C_FLT_FLT_MASK 0x1Fu
|
|
#define I2C_FLT_FLT_SHIFT 0
|
|
#define I2C_FLT_FLT_WIDTH 5
|
|
#define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_FLT_SHIFT))&I2C_FLT_FLT_MASK)
|
|
#define I2C_FLT_STOPIE_MASK 0x20u
|
|
#define I2C_FLT_STOPIE_SHIFT 5
|
|
#define I2C_FLT_STOPIE_WIDTH 1
|
|
#define I2C_FLT_STOPIE(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_STOPIE_SHIFT))&I2C_FLT_STOPIE_MASK)
|
|
#define I2C_FLT_STOPF_MASK 0x40u
|
|
#define I2C_FLT_STOPF_SHIFT 6
|
|
#define I2C_FLT_STOPF_WIDTH 1
|
|
#define I2C_FLT_STOPF(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_STOPF_SHIFT))&I2C_FLT_STOPF_MASK)
|
|
#define I2C_FLT_SHEN_MASK 0x80u
|
|
#define I2C_FLT_SHEN_SHIFT 7
|
|
#define I2C_FLT_SHEN_WIDTH 1
|
|
#define I2C_FLT_SHEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_FLT_SHEN_SHIFT))&I2C_FLT_SHEN_MASK)
|
|
/* RA Bit Fields */
|
|
#define I2C_RA_RAD_MASK 0xFEu
|
|
#define I2C_RA_RAD_SHIFT 1
|
|
#define I2C_RA_RAD_WIDTH 7
|
|
#define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_RA_RAD_SHIFT))&I2C_RA_RAD_MASK)
|
|
/* SMB Bit Fields */
|
|
#define I2C_SMB_SHTF2IE_MASK 0x1u
|
|
#define I2C_SMB_SHTF2IE_SHIFT 0
|
|
#define I2C_SMB_SHTF2IE_WIDTH 1
|
|
#define I2C_SMB_SHTF2IE(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_SHTF2IE_SHIFT))&I2C_SMB_SHTF2IE_MASK)
|
|
#define I2C_SMB_SHTF2_MASK 0x2u
|
|
#define I2C_SMB_SHTF2_SHIFT 1
|
|
#define I2C_SMB_SHTF2_WIDTH 1
|
|
#define I2C_SMB_SHTF2(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_SHTF2_SHIFT))&I2C_SMB_SHTF2_MASK)
|
|
#define I2C_SMB_SHTF1_MASK 0x4u
|
|
#define I2C_SMB_SHTF1_SHIFT 2
|
|
#define I2C_SMB_SHTF1_WIDTH 1
|
|
#define I2C_SMB_SHTF1(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_SHTF1_SHIFT))&I2C_SMB_SHTF1_MASK)
|
|
#define I2C_SMB_SLTF_MASK 0x8u
|
|
#define I2C_SMB_SLTF_SHIFT 3
|
|
#define I2C_SMB_SLTF_WIDTH 1
|
|
#define I2C_SMB_SLTF(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_SLTF_SHIFT))&I2C_SMB_SLTF_MASK)
|
|
#define I2C_SMB_TCKSEL_MASK 0x10u
|
|
#define I2C_SMB_TCKSEL_SHIFT 4
|
|
#define I2C_SMB_TCKSEL_WIDTH 1
|
|
#define I2C_SMB_TCKSEL(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_TCKSEL_SHIFT))&I2C_SMB_TCKSEL_MASK)
|
|
#define I2C_SMB_SIICAEN_MASK 0x20u
|
|
#define I2C_SMB_SIICAEN_SHIFT 5
|
|
#define I2C_SMB_SIICAEN_WIDTH 1
|
|
#define I2C_SMB_SIICAEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_SIICAEN_SHIFT))&I2C_SMB_SIICAEN_MASK)
|
|
#define I2C_SMB_ALERTEN_MASK 0x40u
|
|
#define I2C_SMB_ALERTEN_SHIFT 6
|
|
#define I2C_SMB_ALERTEN_WIDTH 1
|
|
#define I2C_SMB_ALERTEN(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_ALERTEN_SHIFT))&I2C_SMB_ALERTEN_MASK)
|
|
#define I2C_SMB_FACK_MASK 0x80u
|
|
#define I2C_SMB_FACK_SHIFT 7
|
|
#define I2C_SMB_FACK_WIDTH 1
|
|
#define I2C_SMB_FACK(x) (((uint8_t)(((uint8_t)(x))<<I2C_SMB_FACK_SHIFT))&I2C_SMB_FACK_MASK)
|
|
/* A2 Bit Fields */
|
|
#define I2C_A2_SAD_MASK 0xFEu
|
|
#define I2C_A2_SAD_SHIFT 1
|
|
#define I2C_A2_SAD_WIDTH 7
|
|
#define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x))<<I2C_A2_SAD_SHIFT))&I2C_A2_SAD_MASK)
|
|
/* SLTH Bit Fields */
|
|
#define I2C_SLTH_SSLT_MASK 0xFFu
|
|
#define I2C_SLTH_SSLT_SHIFT 0
|
|
#define I2C_SLTH_SSLT_WIDTH 8
|
|
#define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTH_SSLT_SHIFT))&I2C_SLTH_SSLT_MASK)
|
|
/* SLTL Bit Fields */
|
|
#define I2C_SLTL_SSLT_MASK 0xFFu
|
|
#define I2C_SLTL_SSLT_SHIFT 0
|
|
#define I2C_SLTL_SSLT_WIDTH 8
|
|
#define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x))<<I2C_SLTL_SSLT_SHIFT))&I2C_SLTL_SSLT_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group I2C_Register_Masks */
|
|
|
|
|
|
/* I2C - Peripheral instance base addresses */
|
|
/** Peripheral I2C0 base address */
|
|
#define I2C0_BASE (0x40066000u)
|
|
/** Peripheral I2C0 base pointer */
|
|
#define I2C0 ((I2C_Type *)I2C0_BASE)
|
|
#define I2C0_BASE_PTR (I2C0)
|
|
/** Peripheral I2C1 base address */
|
|
#define I2C1_BASE (0x40067000u)
|
|
/** Peripheral I2C1 base pointer */
|
|
#define I2C1 ((I2C_Type *)I2C1_BASE)
|
|
#define I2C1_BASE_PTR (I2C1)
|
|
/** Array initializer of I2C peripheral base addresses */
|
|
#define I2C_BASE_ADDRS { I2C0_BASE, I2C1_BASE }
|
|
/** Array initializer of I2C peripheral base pointers */
|
|
#define I2C_BASE_PTRS { I2C0, I2C1 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- I2C - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup I2C_Register_Accessor_Macros I2C - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* I2C - Register instance definitions */
|
|
/* I2C0 */
|
|
#define I2C0_A1 I2C_A1_REG(I2C0)
|
|
#define I2C0_F I2C_F_REG(I2C0)
|
|
#define I2C0_C1 I2C_C1_REG(I2C0)
|
|
#define I2C0_S I2C_S_REG(I2C0)
|
|
#define I2C0_D I2C_D_REG(I2C0)
|
|
#define I2C0_C2 I2C_C2_REG(I2C0)
|
|
#define I2C0_FLT I2C_FLT_REG(I2C0)
|
|
#define I2C0_RA I2C_RA_REG(I2C0)
|
|
#define I2C0_SMB I2C_SMB_REG(I2C0)
|
|
#define I2C0_A2 I2C_A2_REG(I2C0)
|
|
#define I2C0_SLTH I2C_SLTH_REG(I2C0)
|
|
#define I2C0_SLTL I2C_SLTL_REG(I2C0)
|
|
/* I2C1 */
|
|
#define I2C1_A1 I2C_A1_REG(I2C1)
|
|
#define I2C1_F I2C_F_REG(I2C1)
|
|
#define I2C1_C1 I2C_C1_REG(I2C1)
|
|
#define I2C1_S I2C_S_REG(I2C1)
|
|
#define I2C1_D I2C_D_REG(I2C1)
|
|
#define I2C1_C2 I2C_C2_REG(I2C1)
|
|
#define I2C1_FLT I2C_FLT_REG(I2C1)
|
|
#define I2C1_RA I2C_RA_REG(I2C1)
|
|
#define I2C1_SMB I2C_SMB_REG(I2C1)
|
|
#define I2C1_A2 I2C_A2_REG(I2C1)
|
|
#define I2C1_SLTH I2C_SLTH_REG(I2C1)
|
|
#define I2C1_SLTL I2C_SLTL_REG(I2C1)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group I2C_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group I2C_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LLWU Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** LLWU - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
|
|
__IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
|
|
__IO uint8_t PE3; /**< LLWU Pin Enable 3 register, offset: 0x2 */
|
|
__IO uint8_t PE4; /**< LLWU Pin Enable 4 register, offset: 0x3 */
|
|
__IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x4 */
|
|
__IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x5 */
|
|
__IO uint8_t F2; /**< LLWU Flag 2 register, offset: 0x6 */
|
|
__I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x7 */
|
|
__IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x8 */
|
|
__IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x9 */
|
|
} LLWU_Type, *LLWU_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LLWU - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LLWU_Register_Accessor_Macros LLWU - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* LLWU - Register accessors */
|
|
#define LLWU_PE1_REG(base) ((base)->PE1)
|
|
#define LLWU_PE2_REG(base) ((base)->PE2)
|
|
#define LLWU_PE3_REG(base) ((base)->PE3)
|
|
#define LLWU_PE4_REG(base) ((base)->PE4)
|
|
#define LLWU_ME_REG(base) ((base)->ME)
|
|
#define LLWU_F1_REG(base) ((base)->F1)
|
|
#define LLWU_F2_REG(base) ((base)->F2)
|
|
#define LLWU_F3_REG(base) ((base)->F3)
|
|
#define LLWU_FILT1_REG(base) ((base)->FILT1)
|
|
#define LLWU_FILT2_REG(base) ((base)->FILT2)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LLWU_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LLWU Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LLWU_Register_Masks LLWU Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PE1 Bit Fields */
|
|
#define LLWU_PE1_WUPE0_MASK 0x3u
|
|
#define LLWU_PE1_WUPE0_SHIFT 0
|
|
#define LLWU_PE1_WUPE0_WIDTH 2
|
|
#define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE0_SHIFT))&LLWU_PE1_WUPE0_MASK)
|
|
#define LLWU_PE1_WUPE1_MASK 0xCu
|
|
#define LLWU_PE1_WUPE1_SHIFT 2
|
|
#define LLWU_PE1_WUPE1_WIDTH 2
|
|
#define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE1_SHIFT))&LLWU_PE1_WUPE1_MASK)
|
|
#define LLWU_PE1_WUPE2_MASK 0x30u
|
|
#define LLWU_PE1_WUPE2_SHIFT 4
|
|
#define LLWU_PE1_WUPE2_WIDTH 2
|
|
#define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE2_SHIFT))&LLWU_PE1_WUPE2_MASK)
|
|
#define LLWU_PE1_WUPE3_MASK 0xC0u
|
|
#define LLWU_PE1_WUPE3_SHIFT 6
|
|
#define LLWU_PE1_WUPE3_WIDTH 2
|
|
#define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE1_WUPE3_SHIFT))&LLWU_PE1_WUPE3_MASK)
|
|
/* PE2 Bit Fields */
|
|
#define LLWU_PE2_WUPE4_MASK 0x3u
|
|
#define LLWU_PE2_WUPE4_SHIFT 0
|
|
#define LLWU_PE2_WUPE4_WIDTH 2
|
|
#define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE4_SHIFT))&LLWU_PE2_WUPE4_MASK)
|
|
#define LLWU_PE2_WUPE5_MASK 0xCu
|
|
#define LLWU_PE2_WUPE5_SHIFT 2
|
|
#define LLWU_PE2_WUPE5_WIDTH 2
|
|
#define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE5_SHIFT))&LLWU_PE2_WUPE5_MASK)
|
|
#define LLWU_PE2_WUPE6_MASK 0x30u
|
|
#define LLWU_PE2_WUPE6_SHIFT 4
|
|
#define LLWU_PE2_WUPE6_WIDTH 2
|
|
#define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE6_SHIFT))&LLWU_PE2_WUPE6_MASK)
|
|
#define LLWU_PE2_WUPE7_MASK 0xC0u
|
|
#define LLWU_PE2_WUPE7_SHIFT 6
|
|
#define LLWU_PE2_WUPE7_WIDTH 2
|
|
#define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE2_WUPE7_SHIFT))&LLWU_PE2_WUPE7_MASK)
|
|
/* PE3 Bit Fields */
|
|
#define LLWU_PE3_WUPE8_MASK 0x3u
|
|
#define LLWU_PE3_WUPE8_SHIFT 0
|
|
#define LLWU_PE3_WUPE8_WIDTH 2
|
|
#define LLWU_PE3_WUPE8(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE8_SHIFT))&LLWU_PE3_WUPE8_MASK)
|
|
#define LLWU_PE3_WUPE9_MASK 0xCu
|
|
#define LLWU_PE3_WUPE9_SHIFT 2
|
|
#define LLWU_PE3_WUPE9_WIDTH 2
|
|
#define LLWU_PE3_WUPE9(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE9_SHIFT))&LLWU_PE3_WUPE9_MASK)
|
|
#define LLWU_PE3_WUPE10_MASK 0x30u
|
|
#define LLWU_PE3_WUPE10_SHIFT 4
|
|
#define LLWU_PE3_WUPE10_WIDTH 2
|
|
#define LLWU_PE3_WUPE10(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE10_SHIFT))&LLWU_PE3_WUPE10_MASK)
|
|
#define LLWU_PE3_WUPE11_MASK 0xC0u
|
|
#define LLWU_PE3_WUPE11_SHIFT 6
|
|
#define LLWU_PE3_WUPE11_WIDTH 2
|
|
#define LLWU_PE3_WUPE11(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE3_WUPE11_SHIFT))&LLWU_PE3_WUPE11_MASK)
|
|
/* PE4 Bit Fields */
|
|
#define LLWU_PE4_WUPE12_MASK 0x3u
|
|
#define LLWU_PE4_WUPE12_SHIFT 0
|
|
#define LLWU_PE4_WUPE12_WIDTH 2
|
|
#define LLWU_PE4_WUPE12(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE12_SHIFT))&LLWU_PE4_WUPE12_MASK)
|
|
#define LLWU_PE4_WUPE13_MASK 0xCu
|
|
#define LLWU_PE4_WUPE13_SHIFT 2
|
|
#define LLWU_PE4_WUPE13_WIDTH 2
|
|
#define LLWU_PE4_WUPE13(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE13_SHIFT))&LLWU_PE4_WUPE13_MASK)
|
|
#define LLWU_PE4_WUPE14_MASK 0x30u
|
|
#define LLWU_PE4_WUPE14_SHIFT 4
|
|
#define LLWU_PE4_WUPE14_WIDTH 2
|
|
#define LLWU_PE4_WUPE14(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE14_SHIFT))&LLWU_PE4_WUPE14_MASK)
|
|
#define LLWU_PE4_WUPE15_MASK 0xC0u
|
|
#define LLWU_PE4_WUPE15_SHIFT 6
|
|
#define LLWU_PE4_WUPE15_WIDTH 2
|
|
#define LLWU_PE4_WUPE15(x) (((uint8_t)(((uint8_t)(x))<<LLWU_PE4_WUPE15_SHIFT))&LLWU_PE4_WUPE15_MASK)
|
|
/* ME Bit Fields */
|
|
#define LLWU_ME_WUME0_MASK 0x1u
|
|
#define LLWU_ME_WUME0_SHIFT 0
|
|
#define LLWU_ME_WUME0_WIDTH 1
|
|
#define LLWU_ME_WUME0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME0_SHIFT))&LLWU_ME_WUME0_MASK)
|
|
#define LLWU_ME_WUME1_MASK 0x2u
|
|
#define LLWU_ME_WUME1_SHIFT 1
|
|
#define LLWU_ME_WUME1_WIDTH 1
|
|
#define LLWU_ME_WUME1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME1_SHIFT))&LLWU_ME_WUME1_MASK)
|
|
#define LLWU_ME_WUME2_MASK 0x4u
|
|
#define LLWU_ME_WUME2_SHIFT 2
|
|
#define LLWU_ME_WUME2_WIDTH 1
|
|
#define LLWU_ME_WUME2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME2_SHIFT))&LLWU_ME_WUME2_MASK)
|
|
#define LLWU_ME_WUME3_MASK 0x8u
|
|
#define LLWU_ME_WUME3_SHIFT 3
|
|
#define LLWU_ME_WUME3_WIDTH 1
|
|
#define LLWU_ME_WUME3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME3_SHIFT))&LLWU_ME_WUME3_MASK)
|
|
#define LLWU_ME_WUME4_MASK 0x10u
|
|
#define LLWU_ME_WUME4_SHIFT 4
|
|
#define LLWU_ME_WUME4_WIDTH 1
|
|
#define LLWU_ME_WUME4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME4_SHIFT))&LLWU_ME_WUME4_MASK)
|
|
#define LLWU_ME_WUME5_MASK 0x20u
|
|
#define LLWU_ME_WUME5_SHIFT 5
|
|
#define LLWU_ME_WUME5_WIDTH 1
|
|
#define LLWU_ME_WUME5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME5_SHIFT))&LLWU_ME_WUME5_MASK)
|
|
#define LLWU_ME_WUME6_MASK 0x40u
|
|
#define LLWU_ME_WUME6_SHIFT 6
|
|
#define LLWU_ME_WUME6_WIDTH 1
|
|
#define LLWU_ME_WUME6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME6_SHIFT))&LLWU_ME_WUME6_MASK)
|
|
#define LLWU_ME_WUME7_MASK 0x80u
|
|
#define LLWU_ME_WUME7_SHIFT 7
|
|
#define LLWU_ME_WUME7_WIDTH 1
|
|
#define LLWU_ME_WUME7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_ME_WUME7_SHIFT))&LLWU_ME_WUME7_MASK)
|
|
/* F1 Bit Fields */
|
|
#define LLWU_F1_WUF0_MASK 0x1u
|
|
#define LLWU_F1_WUF0_SHIFT 0
|
|
#define LLWU_F1_WUF0_WIDTH 1
|
|
#define LLWU_F1_WUF0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF0_SHIFT))&LLWU_F1_WUF0_MASK)
|
|
#define LLWU_F1_WUF1_MASK 0x2u
|
|
#define LLWU_F1_WUF1_SHIFT 1
|
|
#define LLWU_F1_WUF1_WIDTH 1
|
|
#define LLWU_F1_WUF1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF1_SHIFT))&LLWU_F1_WUF1_MASK)
|
|
#define LLWU_F1_WUF2_MASK 0x4u
|
|
#define LLWU_F1_WUF2_SHIFT 2
|
|
#define LLWU_F1_WUF2_WIDTH 1
|
|
#define LLWU_F1_WUF2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF2_SHIFT))&LLWU_F1_WUF2_MASK)
|
|
#define LLWU_F1_WUF3_MASK 0x8u
|
|
#define LLWU_F1_WUF3_SHIFT 3
|
|
#define LLWU_F1_WUF3_WIDTH 1
|
|
#define LLWU_F1_WUF3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF3_SHIFT))&LLWU_F1_WUF3_MASK)
|
|
#define LLWU_F1_WUF4_MASK 0x10u
|
|
#define LLWU_F1_WUF4_SHIFT 4
|
|
#define LLWU_F1_WUF4_WIDTH 1
|
|
#define LLWU_F1_WUF4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF4_SHIFT))&LLWU_F1_WUF4_MASK)
|
|
#define LLWU_F1_WUF5_MASK 0x20u
|
|
#define LLWU_F1_WUF5_SHIFT 5
|
|
#define LLWU_F1_WUF5_WIDTH 1
|
|
#define LLWU_F1_WUF5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF5_SHIFT))&LLWU_F1_WUF5_MASK)
|
|
#define LLWU_F1_WUF6_MASK 0x40u
|
|
#define LLWU_F1_WUF6_SHIFT 6
|
|
#define LLWU_F1_WUF6_WIDTH 1
|
|
#define LLWU_F1_WUF6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF6_SHIFT))&LLWU_F1_WUF6_MASK)
|
|
#define LLWU_F1_WUF7_MASK 0x80u
|
|
#define LLWU_F1_WUF7_SHIFT 7
|
|
#define LLWU_F1_WUF7_WIDTH 1
|
|
#define LLWU_F1_WUF7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F1_WUF7_SHIFT))&LLWU_F1_WUF7_MASK)
|
|
/* F2 Bit Fields */
|
|
#define LLWU_F2_WUF8_MASK 0x1u
|
|
#define LLWU_F2_WUF8_SHIFT 0
|
|
#define LLWU_F2_WUF8_WIDTH 1
|
|
#define LLWU_F2_WUF8(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF8_SHIFT))&LLWU_F2_WUF8_MASK)
|
|
#define LLWU_F2_WUF9_MASK 0x2u
|
|
#define LLWU_F2_WUF9_SHIFT 1
|
|
#define LLWU_F2_WUF9_WIDTH 1
|
|
#define LLWU_F2_WUF9(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF9_SHIFT))&LLWU_F2_WUF9_MASK)
|
|
#define LLWU_F2_WUF10_MASK 0x4u
|
|
#define LLWU_F2_WUF10_SHIFT 2
|
|
#define LLWU_F2_WUF10_WIDTH 1
|
|
#define LLWU_F2_WUF10(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF10_SHIFT))&LLWU_F2_WUF10_MASK)
|
|
#define LLWU_F2_WUF11_MASK 0x8u
|
|
#define LLWU_F2_WUF11_SHIFT 3
|
|
#define LLWU_F2_WUF11_WIDTH 1
|
|
#define LLWU_F2_WUF11(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF11_SHIFT))&LLWU_F2_WUF11_MASK)
|
|
#define LLWU_F2_WUF12_MASK 0x10u
|
|
#define LLWU_F2_WUF12_SHIFT 4
|
|
#define LLWU_F2_WUF12_WIDTH 1
|
|
#define LLWU_F2_WUF12(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF12_SHIFT))&LLWU_F2_WUF12_MASK)
|
|
#define LLWU_F2_WUF13_MASK 0x20u
|
|
#define LLWU_F2_WUF13_SHIFT 5
|
|
#define LLWU_F2_WUF13_WIDTH 1
|
|
#define LLWU_F2_WUF13(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF13_SHIFT))&LLWU_F2_WUF13_MASK)
|
|
#define LLWU_F2_WUF14_MASK 0x40u
|
|
#define LLWU_F2_WUF14_SHIFT 6
|
|
#define LLWU_F2_WUF14_WIDTH 1
|
|
#define LLWU_F2_WUF14(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF14_SHIFT))&LLWU_F2_WUF14_MASK)
|
|
#define LLWU_F2_WUF15_MASK 0x80u
|
|
#define LLWU_F2_WUF15_SHIFT 7
|
|
#define LLWU_F2_WUF15_WIDTH 1
|
|
#define LLWU_F2_WUF15(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F2_WUF15_SHIFT))&LLWU_F2_WUF15_MASK)
|
|
/* F3 Bit Fields */
|
|
#define LLWU_F3_MWUF0_MASK 0x1u
|
|
#define LLWU_F3_MWUF0_SHIFT 0
|
|
#define LLWU_F3_MWUF0_WIDTH 1
|
|
#define LLWU_F3_MWUF0(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF0_SHIFT))&LLWU_F3_MWUF0_MASK)
|
|
#define LLWU_F3_MWUF1_MASK 0x2u
|
|
#define LLWU_F3_MWUF1_SHIFT 1
|
|
#define LLWU_F3_MWUF1_WIDTH 1
|
|
#define LLWU_F3_MWUF1(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF1_SHIFT))&LLWU_F3_MWUF1_MASK)
|
|
#define LLWU_F3_MWUF2_MASK 0x4u
|
|
#define LLWU_F3_MWUF2_SHIFT 2
|
|
#define LLWU_F3_MWUF2_WIDTH 1
|
|
#define LLWU_F3_MWUF2(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF2_SHIFT))&LLWU_F3_MWUF2_MASK)
|
|
#define LLWU_F3_MWUF3_MASK 0x8u
|
|
#define LLWU_F3_MWUF3_SHIFT 3
|
|
#define LLWU_F3_MWUF3_WIDTH 1
|
|
#define LLWU_F3_MWUF3(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF3_SHIFT))&LLWU_F3_MWUF3_MASK)
|
|
#define LLWU_F3_MWUF4_MASK 0x10u
|
|
#define LLWU_F3_MWUF4_SHIFT 4
|
|
#define LLWU_F3_MWUF4_WIDTH 1
|
|
#define LLWU_F3_MWUF4(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF4_SHIFT))&LLWU_F3_MWUF4_MASK)
|
|
#define LLWU_F3_MWUF5_MASK 0x20u
|
|
#define LLWU_F3_MWUF5_SHIFT 5
|
|
#define LLWU_F3_MWUF5_WIDTH 1
|
|
#define LLWU_F3_MWUF5(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF5_SHIFT))&LLWU_F3_MWUF5_MASK)
|
|
#define LLWU_F3_MWUF6_MASK 0x40u
|
|
#define LLWU_F3_MWUF6_SHIFT 6
|
|
#define LLWU_F3_MWUF6_WIDTH 1
|
|
#define LLWU_F3_MWUF6(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF6_SHIFT))&LLWU_F3_MWUF6_MASK)
|
|
#define LLWU_F3_MWUF7_MASK 0x80u
|
|
#define LLWU_F3_MWUF7_SHIFT 7
|
|
#define LLWU_F3_MWUF7_WIDTH 1
|
|
#define LLWU_F3_MWUF7(x) (((uint8_t)(((uint8_t)(x))<<LLWU_F3_MWUF7_SHIFT))&LLWU_F3_MWUF7_MASK)
|
|
/* FILT1 Bit Fields */
|
|
#define LLWU_FILT1_FILTSEL_MASK 0xFu
|
|
#define LLWU_FILT1_FILTSEL_SHIFT 0
|
|
#define LLWU_FILT1_FILTSEL_WIDTH 4
|
|
#define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTSEL_SHIFT))&LLWU_FILT1_FILTSEL_MASK)
|
|
#define LLWU_FILT1_FILTE_MASK 0x60u
|
|
#define LLWU_FILT1_FILTE_SHIFT 5
|
|
#define LLWU_FILT1_FILTE_WIDTH 2
|
|
#define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTE_SHIFT))&LLWU_FILT1_FILTE_MASK)
|
|
#define LLWU_FILT1_FILTF_MASK 0x80u
|
|
#define LLWU_FILT1_FILTF_SHIFT 7
|
|
#define LLWU_FILT1_FILTF_WIDTH 1
|
|
#define LLWU_FILT1_FILTF(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT1_FILTF_SHIFT))&LLWU_FILT1_FILTF_MASK)
|
|
/* FILT2 Bit Fields */
|
|
#define LLWU_FILT2_FILTSEL_MASK 0xFu
|
|
#define LLWU_FILT2_FILTSEL_SHIFT 0
|
|
#define LLWU_FILT2_FILTSEL_WIDTH 4
|
|
#define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTSEL_SHIFT))&LLWU_FILT2_FILTSEL_MASK)
|
|
#define LLWU_FILT2_FILTE_MASK 0x60u
|
|
#define LLWU_FILT2_FILTE_SHIFT 5
|
|
#define LLWU_FILT2_FILTE_WIDTH 2
|
|
#define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTE_SHIFT))&LLWU_FILT2_FILTE_MASK)
|
|
#define LLWU_FILT2_FILTF_MASK 0x80u
|
|
#define LLWU_FILT2_FILTF_SHIFT 7
|
|
#define LLWU_FILT2_FILTF_WIDTH 1
|
|
#define LLWU_FILT2_FILTF(x) (((uint8_t)(((uint8_t)(x))<<LLWU_FILT2_FILTF_SHIFT))&LLWU_FILT2_FILTF_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LLWU_Register_Masks */
|
|
|
|
|
|
/* LLWU - Peripheral instance base addresses */
|
|
/** Peripheral LLWU base address */
|
|
#define LLWU_BASE (0x4007C000u)
|
|
/** Peripheral LLWU base pointer */
|
|
#define LLWU ((LLWU_Type *)LLWU_BASE)
|
|
#define LLWU_BASE_PTR (LLWU)
|
|
/** Array initializer of LLWU peripheral base addresses */
|
|
#define LLWU_BASE_ADDRS { LLWU_BASE }
|
|
/** Array initializer of LLWU peripheral base pointers */
|
|
#define LLWU_BASE_PTRS { LLWU }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LLWU - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LLWU_Register_Accessor_Macros LLWU - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* LLWU - Register instance definitions */
|
|
/* LLWU */
|
|
#define LLWU_PE1 LLWU_PE1_REG(LLWU)
|
|
#define LLWU_PE2 LLWU_PE2_REG(LLWU)
|
|
#define LLWU_PE3 LLWU_PE3_REG(LLWU)
|
|
#define LLWU_PE4 LLWU_PE4_REG(LLWU)
|
|
#define LLWU_ME LLWU_ME_REG(LLWU)
|
|
#define LLWU_F1 LLWU_F1_REG(LLWU)
|
|
#define LLWU_F2 LLWU_F2_REG(LLWU)
|
|
#define LLWU_F3 LLWU_F3_REG(LLWU)
|
|
#define LLWU_FILT1 LLWU_FILT1_REG(LLWU)
|
|
#define LLWU_FILT2 LLWU_FILT2_REG(LLWU)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LLWU_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LLWU_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LPTMR Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** LPTMR - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
|
|
__IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
|
|
__IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
|
|
__IO uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
|
|
} LPTMR_Type, *LPTMR_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LPTMR - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LPTMR_Register_Accessor_Macros LPTMR - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* LPTMR - Register accessors */
|
|
#define LPTMR_CSR_REG(base) ((base)->CSR)
|
|
#define LPTMR_PSR_REG(base) ((base)->PSR)
|
|
#define LPTMR_CMR_REG(base) ((base)->CMR)
|
|
#define LPTMR_CNR_REG(base) ((base)->CNR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LPTMR_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LPTMR Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LPTMR_Register_Masks LPTMR Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* CSR Bit Fields */
|
|
#define LPTMR_CSR_TEN_MASK 0x1u
|
|
#define LPTMR_CSR_TEN_SHIFT 0
|
|
#define LPTMR_CSR_TEN_WIDTH 1
|
|
#define LPTMR_CSR_TEN(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TEN_SHIFT))&LPTMR_CSR_TEN_MASK)
|
|
#define LPTMR_CSR_TMS_MASK 0x2u
|
|
#define LPTMR_CSR_TMS_SHIFT 1
|
|
#define LPTMR_CSR_TMS_WIDTH 1
|
|
#define LPTMR_CSR_TMS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TMS_SHIFT))&LPTMR_CSR_TMS_MASK)
|
|
#define LPTMR_CSR_TFC_MASK 0x4u
|
|
#define LPTMR_CSR_TFC_SHIFT 2
|
|
#define LPTMR_CSR_TFC_WIDTH 1
|
|
#define LPTMR_CSR_TFC(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TFC_SHIFT))&LPTMR_CSR_TFC_MASK)
|
|
#define LPTMR_CSR_TPP_MASK 0x8u
|
|
#define LPTMR_CSR_TPP_SHIFT 3
|
|
#define LPTMR_CSR_TPP_WIDTH 1
|
|
#define LPTMR_CSR_TPP(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPP_SHIFT))&LPTMR_CSR_TPP_MASK)
|
|
#define LPTMR_CSR_TPS_MASK 0x30u
|
|
#define LPTMR_CSR_TPS_SHIFT 4
|
|
#define LPTMR_CSR_TPS_WIDTH 2
|
|
#define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TPS_SHIFT))&LPTMR_CSR_TPS_MASK)
|
|
#define LPTMR_CSR_TIE_MASK 0x40u
|
|
#define LPTMR_CSR_TIE_SHIFT 6
|
|
#define LPTMR_CSR_TIE_WIDTH 1
|
|
#define LPTMR_CSR_TIE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TIE_SHIFT))&LPTMR_CSR_TIE_MASK)
|
|
#define LPTMR_CSR_TCF_MASK 0x80u
|
|
#define LPTMR_CSR_TCF_SHIFT 7
|
|
#define LPTMR_CSR_TCF_WIDTH 1
|
|
#define LPTMR_CSR_TCF(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CSR_TCF_SHIFT))&LPTMR_CSR_TCF_MASK)
|
|
/* PSR Bit Fields */
|
|
#define LPTMR_PSR_PCS_MASK 0x3u
|
|
#define LPTMR_PSR_PCS_SHIFT 0
|
|
#define LPTMR_PSR_PCS_WIDTH 2
|
|
#define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PCS_SHIFT))&LPTMR_PSR_PCS_MASK)
|
|
#define LPTMR_PSR_PBYP_MASK 0x4u
|
|
#define LPTMR_PSR_PBYP_SHIFT 2
|
|
#define LPTMR_PSR_PBYP_WIDTH 1
|
|
#define LPTMR_PSR_PBYP(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PBYP_SHIFT))&LPTMR_PSR_PBYP_MASK)
|
|
#define LPTMR_PSR_PRESCALE_MASK 0x78u
|
|
#define LPTMR_PSR_PRESCALE_SHIFT 3
|
|
#define LPTMR_PSR_PRESCALE_WIDTH 4
|
|
#define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_PSR_PRESCALE_SHIFT))&LPTMR_PSR_PRESCALE_MASK)
|
|
/* CMR Bit Fields */
|
|
#define LPTMR_CMR_COMPARE_MASK 0xFFFFu
|
|
#define LPTMR_CMR_COMPARE_SHIFT 0
|
|
#define LPTMR_CMR_COMPARE_WIDTH 16
|
|
#define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CMR_COMPARE_SHIFT))&LPTMR_CMR_COMPARE_MASK)
|
|
/* CNR Bit Fields */
|
|
#define LPTMR_CNR_COUNTER_MASK 0xFFFFu
|
|
#define LPTMR_CNR_COUNTER_SHIFT 0
|
|
#define LPTMR_CNR_COUNTER_WIDTH 16
|
|
#define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x))<<LPTMR_CNR_COUNTER_SHIFT))&LPTMR_CNR_COUNTER_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LPTMR_Register_Masks */
|
|
|
|
|
|
/* LPTMR - Peripheral instance base addresses */
|
|
/** Peripheral LPTMR0 base address */
|
|
#define LPTMR0_BASE (0x40040000u)
|
|
/** Peripheral LPTMR0 base pointer */
|
|
#define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
|
|
#define LPTMR0_BASE_PTR (LPTMR0)
|
|
/** Array initializer of LPTMR peripheral base addresses */
|
|
#define LPTMR_BASE_ADDRS { LPTMR0_BASE }
|
|
/** Array initializer of LPTMR peripheral base pointers */
|
|
#define LPTMR_BASE_PTRS { LPTMR0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- LPTMR - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup LPTMR_Register_Accessor_Macros LPTMR - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* LPTMR - Register instance definitions */
|
|
/* LPTMR0 */
|
|
#define LPTMR0_CSR LPTMR_CSR_REG(LPTMR0)
|
|
#define LPTMR0_PSR LPTMR_PSR_REG(LPTMR0)
|
|
#define LPTMR0_CMR LPTMR_CMR_REG(LPTMR0)
|
|
#define LPTMR0_CNR LPTMR_CNR_REG(LPTMR0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LPTMR_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group LPTMR_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCG Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** MCG - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
|
|
__IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
|
|
__IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
|
|
__IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
|
|
__IO uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
|
|
__IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
|
|
__IO uint8_t S; /**< MCG Status Register, offset: 0x6 */
|
|
uint8_t RESERVED_0[1];
|
|
__IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
|
|
uint8_t RESERVED_1[1];
|
|
__IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
|
|
__IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
|
|
__I uint8_t C7; /**< MCG Control 7 Register, offset: 0xC */
|
|
__IO uint8_t C8; /**< MCG Control 8 Register, offset: 0xD */
|
|
__I uint8_t C9; /**< MCG Control 9 Register, offset: 0xE */
|
|
__I uint8_t C10; /**< MCG Control 10 Register, offset: 0xF */
|
|
} MCG_Type, *MCG_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCG - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCG_Register_Accessor_Macros MCG - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MCG - Register accessors */
|
|
#define MCG_C1_REG(base) ((base)->C1)
|
|
#define MCG_C2_REG(base) ((base)->C2)
|
|
#define MCG_C3_REG(base) ((base)->C3)
|
|
#define MCG_C4_REG(base) ((base)->C4)
|
|
#define MCG_C5_REG(base) ((base)->C5)
|
|
#define MCG_C6_REG(base) ((base)->C6)
|
|
#define MCG_S_REG(base) ((base)->S)
|
|
#define MCG_SC_REG(base) ((base)->SC)
|
|
#define MCG_ATCVH_REG(base) ((base)->ATCVH)
|
|
#define MCG_ATCVL_REG(base) ((base)->ATCVL)
|
|
#define MCG_C7_REG(base) ((base)->C7)
|
|
#define MCG_C8_REG(base) ((base)->C8)
|
|
#define MCG_C9_REG(base) ((base)->C9)
|
|
#define MCG_C10_REG(base) ((base)->C10)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCG_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCG Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCG_Register_Masks MCG Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* C1 Bit Fields */
|
|
#define MCG_C1_IREFSTEN_MASK 0x1u
|
|
#define MCG_C1_IREFSTEN_SHIFT 0
|
|
#define MCG_C1_IREFSTEN_WIDTH 1
|
|
#define MCG_C1_IREFSTEN(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_IREFSTEN_SHIFT))&MCG_C1_IREFSTEN_MASK)
|
|
#define MCG_C1_IRCLKEN_MASK 0x2u
|
|
#define MCG_C1_IRCLKEN_SHIFT 1
|
|
#define MCG_C1_IRCLKEN_WIDTH 1
|
|
#define MCG_C1_IRCLKEN(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_IRCLKEN_SHIFT))&MCG_C1_IRCLKEN_MASK)
|
|
#define MCG_C1_IREFS_MASK 0x4u
|
|
#define MCG_C1_IREFS_SHIFT 2
|
|
#define MCG_C1_IREFS_WIDTH 1
|
|
#define MCG_C1_IREFS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_IREFS_SHIFT))&MCG_C1_IREFS_MASK)
|
|
#define MCG_C1_FRDIV_MASK 0x38u
|
|
#define MCG_C1_FRDIV_SHIFT 3
|
|
#define MCG_C1_FRDIV_WIDTH 3
|
|
#define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_FRDIV_SHIFT))&MCG_C1_FRDIV_MASK)
|
|
#define MCG_C1_CLKS_MASK 0xC0u
|
|
#define MCG_C1_CLKS_SHIFT 6
|
|
#define MCG_C1_CLKS_WIDTH 2
|
|
#define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C1_CLKS_SHIFT))&MCG_C1_CLKS_MASK)
|
|
/* C2 Bit Fields */
|
|
#define MCG_C2_IRCS_MASK 0x1u
|
|
#define MCG_C2_IRCS_SHIFT 0
|
|
#define MCG_C2_IRCS_WIDTH 1
|
|
#define MCG_C2_IRCS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_IRCS_SHIFT))&MCG_C2_IRCS_MASK)
|
|
#define MCG_C2_LP_MASK 0x2u
|
|
#define MCG_C2_LP_SHIFT 1
|
|
#define MCG_C2_LP_WIDTH 1
|
|
#define MCG_C2_LP(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_LP_SHIFT))&MCG_C2_LP_MASK)
|
|
#define MCG_C2_EREFS0_MASK 0x4u
|
|
#define MCG_C2_EREFS0_SHIFT 2
|
|
#define MCG_C2_EREFS0_WIDTH 1
|
|
#define MCG_C2_EREFS0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_EREFS0_SHIFT))&MCG_C2_EREFS0_MASK)
|
|
#define MCG_C2_HGO0_MASK 0x8u
|
|
#define MCG_C2_HGO0_SHIFT 3
|
|
#define MCG_C2_HGO0_WIDTH 1
|
|
#define MCG_C2_HGO0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_HGO0_SHIFT))&MCG_C2_HGO0_MASK)
|
|
#define MCG_C2_RANGE0_MASK 0x30u
|
|
#define MCG_C2_RANGE0_SHIFT 4
|
|
#define MCG_C2_RANGE0_WIDTH 2
|
|
#define MCG_C2_RANGE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_RANGE0_SHIFT))&MCG_C2_RANGE0_MASK)
|
|
#define MCG_C2_LOCRE0_MASK 0x80u
|
|
#define MCG_C2_LOCRE0_SHIFT 7
|
|
#define MCG_C2_LOCRE0_WIDTH 1
|
|
#define MCG_C2_LOCRE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C2_LOCRE0_SHIFT))&MCG_C2_LOCRE0_MASK)
|
|
/* C3 Bit Fields */
|
|
#define MCG_C3_SCTRIM_MASK 0xFFu
|
|
#define MCG_C3_SCTRIM_SHIFT 0
|
|
#define MCG_C3_SCTRIM_WIDTH 8
|
|
#define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C3_SCTRIM_SHIFT))&MCG_C3_SCTRIM_MASK)
|
|
/* C4 Bit Fields */
|
|
#define MCG_C4_SCFTRIM_MASK 0x1u
|
|
#define MCG_C4_SCFTRIM_SHIFT 0
|
|
#define MCG_C4_SCFTRIM_WIDTH 1
|
|
#define MCG_C4_SCFTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_SCFTRIM_SHIFT))&MCG_C4_SCFTRIM_MASK)
|
|
#define MCG_C4_FCTRIM_MASK 0x1Eu
|
|
#define MCG_C4_FCTRIM_SHIFT 1
|
|
#define MCG_C4_FCTRIM_WIDTH 4
|
|
#define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_FCTRIM_SHIFT))&MCG_C4_FCTRIM_MASK)
|
|
#define MCG_C4_DRST_DRS_MASK 0x60u
|
|
#define MCG_C4_DRST_DRS_SHIFT 5
|
|
#define MCG_C4_DRST_DRS_WIDTH 2
|
|
#define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DRST_DRS_SHIFT))&MCG_C4_DRST_DRS_MASK)
|
|
#define MCG_C4_DMX32_MASK 0x80u
|
|
#define MCG_C4_DMX32_SHIFT 7
|
|
#define MCG_C4_DMX32_WIDTH 1
|
|
#define MCG_C4_DMX32(x) (((uint8_t)(((uint8_t)(x))<<MCG_C4_DMX32_SHIFT))&MCG_C4_DMX32_MASK)
|
|
/* C5 Bit Fields */
|
|
#define MCG_C5_PRDIV0_MASK 0x1Fu
|
|
#define MCG_C5_PRDIV0_SHIFT 0
|
|
#define MCG_C5_PRDIV0_WIDTH 5
|
|
#define MCG_C5_PRDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C5_PRDIV0_SHIFT))&MCG_C5_PRDIV0_MASK)
|
|
#define MCG_C5_PLLSTEN0_MASK 0x20u
|
|
#define MCG_C5_PLLSTEN0_SHIFT 5
|
|
#define MCG_C5_PLLSTEN0_WIDTH 1
|
|
#define MCG_C5_PLLSTEN0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C5_PLLSTEN0_SHIFT))&MCG_C5_PLLSTEN0_MASK)
|
|
#define MCG_C5_PLLCLKEN0_MASK 0x40u
|
|
#define MCG_C5_PLLCLKEN0_SHIFT 6
|
|
#define MCG_C5_PLLCLKEN0_WIDTH 1
|
|
#define MCG_C5_PLLCLKEN0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C5_PLLCLKEN0_SHIFT))&MCG_C5_PLLCLKEN0_MASK)
|
|
/* C6 Bit Fields */
|
|
#define MCG_C6_VDIV0_MASK 0x1Fu
|
|
#define MCG_C6_VDIV0_SHIFT 0
|
|
#define MCG_C6_VDIV0_WIDTH 5
|
|
#define MCG_C6_VDIV0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_VDIV0_SHIFT))&MCG_C6_VDIV0_MASK)
|
|
#define MCG_C6_CME0_MASK 0x20u
|
|
#define MCG_C6_CME0_SHIFT 5
|
|
#define MCG_C6_CME0_WIDTH 1
|
|
#define MCG_C6_CME0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_CME0_SHIFT))&MCG_C6_CME0_MASK)
|
|
#define MCG_C6_PLLS_MASK 0x40u
|
|
#define MCG_C6_PLLS_SHIFT 6
|
|
#define MCG_C6_PLLS_WIDTH 1
|
|
#define MCG_C6_PLLS(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_PLLS_SHIFT))&MCG_C6_PLLS_MASK)
|
|
#define MCG_C6_LOLIE0_MASK 0x80u
|
|
#define MCG_C6_LOLIE0_SHIFT 7
|
|
#define MCG_C6_LOLIE0_WIDTH 1
|
|
#define MCG_C6_LOLIE0(x) (((uint8_t)(((uint8_t)(x))<<MCG_C6_LOLIE0_SHIFT))&MCG_C6_LOLIE0_MASK)
|
|
/* S Bit Fields */
|
|
#define MCG_S_IRCST_MASK 0x1u
|
|
#define MCG_S_IRCST_SHIFT 0
|
|
#define MCG_S_IRCST_WIDTH 1
|
|
#define MCG_S_IRCST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_IRCST_SHIFT))&MCG_S_IRCST_MASK)
|
|
#define MCG_S_OSCINIT0_MASK 0x2u
|
|
#define MCG_S_OSCINIT0_SHIFT 1
|
|
#define MCG_S_OSCINIT0_WIDTH 1
|
|
#define MCG_S_OSCINIT0(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_OSCINIT0_SHIFT))&MCG_S_OSCINIT0_MASK)
|
|
#define MCG_S_CLKST_MASK 0xCu
|
|
#define MCG_S_CLKST_SHIFT 2
|
|
#define MCG_S_CLKST_WIDTH 2
|
|
#define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_CLKST_SHIFT))&MCG_S_CLKST_MASK)
|
|
#define MCG_S_IREFST_MASK 0x10u
|
|
#define MCG_S_IREFST_SHIFT 4
|
|
#define MCG_S_IREFST_WIDTH 1
|
|
#define MCG_S_IREFST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_IREFST_SHIFT))&MCG_S_IREFST_MASK)
|
|
#define MCG_S_PLLST_MASK 0x20u
|
|
#define MCG_S_PLLST_SHIFT 5
|
|
#define MCG_S_PLLST_WIDTH 1
|
|
#define MCG_S_PLLST(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_PLLST_SHIFT))&MCG_S_PLLST_MASK)
|
|
#define MCG_S_LOCK0_MASK 0x40u
|
|
#define MCG_S_LOCK0_SHIFT 6
|
|
#define MCG_S_LOCK0_WIDTH 1
|
|
#define MCG_S_LOCK0(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_LOCK0_SHIFT))&MCG_S_LOCK0_MASK)
|
|
#define MCG_S_LOLS0_MASK 0x80u
|
|
#define MCG_S_LOLS0_SHIFT 7
|
|
#define MCG_S_LOLS0_WIDTH 1
|
|
#define MCG_S_LOLS0(x) (((uint8_t)(((uint8_t)(x))<<MCG_S_LOLS0_SHIFT))&MCG_S_LOLS0_MASK)
|
|
/* SC Bit Fields */
|
|
#define MCG_SC_LOCS0_MASK 0x1u
|
|
#define MCG_SC_LOCS0_SHIFT 0
|
|
#define MCG_SC_LOCS0_WIDTH 1
|
|
#define MCG_SC_LOCS0(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_LOCS0_SHIFT))&MCG_SC_LOCS0_MASK)
|
|
#define MCG_SC_FCRDIV_MASK 0xEu
|
|
#define MCG_SC_FCRDIV_SHIFT 1
|
|
#define MCG_SC_FCRDIV_WIDTH 3
|
|
#define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FCRDIV_SHIFT))&MCG_SC_FCRDIV_MASK)
|
|
#define MCG_SC_FLTPRSRV_MASK 0x10u
|
|
#define MCG_SC_FLTPRSRV_SHIFT 4
|
|
#define MCG_SC_FLTPRSRV_WIDTH 1
|
|
#define MCG_SC_FLTPRSRV(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_FLTPRSRV_SHIFT))&MCG_SC_FLTPRSRV_MASK)
|
|
#define MCG_SC_ATMF_MASK 0x20u
|
|
#define MCG_SC_ATMF_SHIFT 5
|
|
#define MCG_SC_ATMF_WIDTH 1
|
|
#define MCG_SC_ATMF(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_ATMF_SHIFT))&MCG_SC_ATMF_MASK)
|
|
#define MCG_SC_ATMS_MASK 0x40u
|
|
#define MCG_SC_ATMS_SHIFT 6
|
|
#define MCG_SC_ATMS_WIDTH 1
|
|
#define MCG_SC_ATMS(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_ATMS_SHIFT))&MCG_SC_ATMS_MASK)
|
|
#define MCG_SC_ATME_MASK 0x80u
|
|
#define MCG_SC_ATME_SHIFT 7
|
|
#define MCG_SC_ATME_WIDTH 1
|
|
#define MCG_SC_ATME(x) (((uint8_t)(((uint8_t)(x))<<MCG_SC_ATME_SHIFT))&MCG_SC_ATME_MASK)
|
|
/* ATCVH Bit Fields */
|
|
#define MCG_ATCVH_ATCVH_MASK 0xFFu
|
|
#define MCG_ATCVH_ATCVH_SHIFT 0
|
|
#define MCG_ATCVH_ATCVH_WIDTH 8
|
|
#define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVH_ATCVH_SHIFT))&MCG_ATCVH_ATCVH_MASK)
|
|
/* ATCVL Bit Fields */
|
|
#define MCG_ATCVL_ATCVL_MASK 0xFFu
|
|
#define MCG_ATCVL_ATCVL_SHIFT 0
|
|
#define MCG_ATCVL_ATCVL_WIDTH 8
|
|
#define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x))<<MCG_ATCVL_ATCVL_SHIFT))&MCG_ATCVL_ATCVL_MASK)
|
|
/* C8 Bit Fields */
|
|
#define MCG_C8_LOLRE_MASK 0x40u
|
|
#define MCG_C8_LOLRE_SHIFT 6
|
|
#define MCG_C8_LOLRE_WIDTH 1
|
|
#define MCG_C8_LOLRE(x) (((uint8_t)(((uint8_t)(x))<<MCG_C8_LOLRE_SHIFT))&MCG_C8_LOLRE_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCG_Register_Masks */
|
|
|
|
|
|
/* MCG - Peripheral instance base addresses */
|
|
/** Peripheral MCG base address */
|
|
#define MCG_BASE (0x40064000u)
|
|
/** Peripheral MCG base pointer */
|
|
#define MCG ((MCG_Type *)MCG_BASE)
|
|
#define MCG_BASE_PTR (MCG)
|
|
/** Array initializer of MCG peripheral base addresses */
|
|
#define MCG_BASE_ADDRS { MCG_BASE }
|
|
/** Array initializer of MCG peripheral base pointers */
|
|
#define MCG_BASE_PTRS { MCG }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCG - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCG_Register_Accessor_Macros MCG - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MCG - Register instance definitions */
|
|
/* MCG */
|
|
#define MCG_C1 MCG_C1_REG(MCG)
|
|
#define MCG_C2 MCG_C2_REG(MCG)
|
|
#define MCG_C3 MCG_C3_REG(MCG)
|
|
#define MCG_C4 MCG_C4_REG(MCG)
|
|
#define MCG_C5 MCG_C5_REG(MCG)
|
|
#define MCG_C6 MCG_C6_REG(MCG)
|
|
#define MCG_S MCG_S_REG(MCG)
|
|
#define MCG_SC MCG_SC_REG(MCG)
|
|
#define MCG_ATCVH MCG_ATCVH_REG(MCG)
|
|
#define MCG_ATCVL MCG_ATCVL_REG(MCG)
|
|
#define MCG_C7 MCG_C7_REG(MCG)
|
|
#define MCG_C8 MCG_C8_REG(MCG)
|
|
#define MCG_C9 MCG_C9_REG(MCG)
|
|
#define MCG_C10 MCG_C10_REG(MCG)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCG_Register_Accessor_Macros */
|
|
|
|
/* MCG C2[EREFS] backward compatibility */
|
|
#define MCG_C2_EREFS_MASK (MCG_C2_EREFS0_MASK)
|
|
#define MCG_C2_EREFS_SHIFT (MCG_C2_EREFS0_SHIFT)
|
|
#define MCG_C2_EREFS_WIDTH (MCG_C2_EREFS0_WIDTH)
|
|
#define MCG_C2_EREFS(x) (MCG_C2_EREFS0(x))
|
|
|
|
/* MCG C2[HGO] backward compatibility */
|
|
#define MCG_C2_HGO_MASK (MCG_C2_HGO0_MASK)
|
|
#define MCG_C2_HGO_SHIFT (MCG_C2_HGO0_SHIFT)
|
|
#define MCG_C2_HGO_WIDTH (MCG_C2_HGO0_WIDTH)
|
|
#define MCG_C2_HGO(x) (MCG_C2_HGO0(x))
|
|
|
|
/* MCG C2[RANGE] backward compatibility */
|
|
#define MCG_C2_RANGE_MASK (MCG_C2_RANGE0_MASK)
|
|
#define MCG_C2_RANGE_SHIFT (MCG_C2_RANGE0_SHIFT)
|
|
#define MCG_C2_RANGE_WIDTH (MCG_C2_RANGE0_WIDTH)
|
|
#define MCG_C2_RANGE(x) (MCG_C2_RANGE0(x))
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCG_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCM Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** MCM - Register Layout Typedef */
|
|
typedef struct {
|
|
uint8_t RESERVED_0[8];
|
|
__I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
|
|
__I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
|
|
__IO uint32_t PLACR; /**< Platform Control Register, offset: 0xC */
|
|
uint8_t RESERVED_1[48];
|
|
__IO uint32_t CPO; /**< Compute Operation Control Register, offset: 0x40 */
|
|
} MCM_Type, *MCM_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCM_Register_Accessor_Macros MCM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MCM - Register accessors */
|
|
#define MCM_PLASC_REG(base) ((base)->PLASC)
|
|
#define MCM_PLAMC_REG(base) ((base)->PLAMC)
|
|
#define MCM_PLACR_REG(base) ((base)->PLACR)
|
|
#define MCM_CPO_REG(base) ((base)->CPO)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCM_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCM Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCM_Register_Masks MCM Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PLASC Bit Fields */
|
|
#define MCM_PLASC_ASC_MASK 0xFFu
|
|
#define MCM_PLASC_ASC_SHIFT 0
|
|
#define MCM_PLASC_ASC_WIDTH 8
|
|
#define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLASC_ASC_SHIFT))&MCM_PLASC_ASC_MASK)
|
|
/* PLAMC Bit Fields */
|
|
#define MCM_PLAMC_AMC_MASK 0xFFu
|
|
#define MCM_PLAMC_AMC_SHIFT 0
|
|
#define MCM_PLAMC_AMC_WIDTH 8
|
|
#define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x))<<MCM_PLAMC_AMC_SHIFT))&MCM_PLAMC_AMC_MASK)
|
|
/* PLACR Bit Fields */
|
|
#define MCM_PLACR_ARB_MASK 0x200u
|
|
#define MCM_PLACR_ARB_SHIFT 9
|
|
#define MCM_PLACR_ARB_WIDTH 1
|
|
#define MCM_PLACR_ARB(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_ARB_SHIFT))&MCM_PLACR_ARB_MASK)
|
|
#define MCM_PLACR_CFCC_MASK 0x400u
|
|
#define MCM_PLACR_CFCC_SHIFT 10
|
|
#define MCM_PLACR_CFCC_WIDTH 1
|
|
#define MCM_PLACR_CFCC(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_CFCC_SHIFT))&MCM_PLACR_CFCC_MASK)
|
|
#define MCM_PLACR_DFCDA_MASK 0x800u
|
|
#define MCM_PLACR_DFCDA_SHIFT 11
|
|
#define MCM_PLACR_DFCDA_WIDTH 1
|
|
#define MCM_PLACR_DFCDA(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_DFCDA_SHIFT))&MCM_PLACR_DFCDA_MASK)
|
|
#define MCM_PLACR_DFCIC_MASK 0x1000u
|
|
#define MCM_PLACR_DFCIC_SHIFT 12
|
|
#define MCM_PLACR_DFCIC_WIDTH 1
|
|
#define MCM_PLACR_DFCIC(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_DFCIC_SHIFT))&MCM_PLACR_DFCIC_MASK)
|
|
#define MCM_PLACR_DFCC_MASK 0x2000u
|
|
#define MCM_PLACR_DFCC_SHIFT 13
|
|
#define MCM_PLACR_DFCC_WIDTH 1
|
|
#define MCM_PLACR_DFCC(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_DFCC_SHIFT))&MCM_PLACR_DFCC_MASK)
|
|
#define MCM_PLACR_EFDS_MASK 0x4000u
|
|
#define MCM_PLACR_EFDS_SHIFT 14
|
|
#define MCM_PLACR_EFDS_WIDTH 1
|
|
#define MCM_PLACR_EFDS(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_EFDS_SHIFT))&MCM_PLACR_EFDS_MASK)
|
|
#define MCM_PLACR_DFCS_MASK 0x8000u
|
|
#define MCM_PLACR_DFCS_SHIFT 15
|
|
#define MCM_PLACR_DFCS_WIDTH 1
|
|
#define MCM_PLACR_DFCS(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_DFCS_SHIFT))&MCM_PLACR_DFCS_MASK)
|
|
#define MCM_PLACR_ESFC_MASK 0x10000u
|
|
#define MCM_PLACR_ESFC_SHIFT 16
|
|
#define MCM_PLACR_ESFC_WIDTH 1
|
|
#define MCM_PLACR_ESFC(x) (((uint32_t)(((uint32_t)(x))<<MCM_PLACR_ESFC_SHIFT))&MCM_PLACR_ESFC_MASK)
|
|
/* CPO Bit Fields */
|
|
#define MCM_CPO_CPOREQ_MASK 0x1u
|
|
#define MCM_CPO_CPOREQ_SHIFT 0
|
|
#define MCM_CPO_CPOREQ_WIDTH 1
|
|
#define MCM_CPO_CPOREQ(x) (((uint32_t)(((uint32_t)(x))<<MCM_CPO_CPOREQ_SHIFT))&MCM_CPO_CPOREQ_MASK)
|
|
#define MCM_CPO_CPOACK_MASK 0x2u
|
|
#define MCM_CPO_CPOACK_SHIFT 1
|
|
#define MCM_CPO_CPOACK_WIDTH 1
|
|
#define MCM_CPO_CPOACK(x) (((uint32_t)(((uint32_t)(x))<<MCM_CPO_CPOACK_SHIFT))&MCM_CPO_CPOACK_MASK)
|
|
#define MCM_CPO_CPOWOI_MASK 0x4u
|
|
#define MCM_CPO_CPOWOI_SHIFT 2
|
|
#define MCM_CPO_CPOWOI_WIDTH 1
|
|
#define MCM_CPO_CPOWOI(x) (((uint32_t)(((uint32_t)(x))<<MCM_CPO_CPOWOI_SHIFT))&MCM_CPO_CPOWOI_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCM_Register_Masks */
|
|
|
|
|
|
/* MCM - Peripheral instance base addresses */
|
|
/** Peripheral MCM base address */
|
|
#define MCM_BASE (0xF0003000u)
|
|
/** Peripheral MCM base pointer */
|
|
#define MCM ((MCM_Type *)MCM_BASE)
|
|
#define MCM_BASE_PTR (MCM)
|
|
/** Array initializer of MCM peripheral base addresses */
|
|
#define MCM_BASE_ADDRS { MCM_BASE }
|
|
/** Array initializer of MCM peripheral base pointers */
|
|
#define MCM_BASE_PTRS { MCM }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MCM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MCM_Register_Accessor_Macros MCM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MCM - Register instance definitions */
|
|
/* MCM */
|
|
#define MCM_PLASC MCM_PLASC_REG(MCM)
|
|
#define MCM_PLAMC MCM_PLAMC_REG(MCM)
|
|
#define MCM_PLACR MCM_PLACR_REG(MCM)
|
|
#define MCM_CPO MCM_CPO_REG(MCM)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCM_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MCM_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTB Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTB_Peripheral_Access_Layer MTB Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** MTB - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t POSITION; /**< MTB Position Register, offset: 0x0 */
|
|
__IO uint32_t MASTER; /**< MTB Master Register, offset: 0x4 */
|
|
__IO uint32_t FLOW; /**< MTB Flow Register, offset: 0x8 */
|
|
__I uint32_t BASE; /**< MTB Base Register, offset: 0xC */
|
|
uint8_t RESERVED_0[3824];
|
|
__I uint32_t MODECTRL; /**< Integration Mode Control Register, offset: 0xF00 */
|
|
uint8_t RESERVED_1[156];
|
|
__I uint32_t TAGSET; /**< Claim TAG Set Register, offset: 0xFA0 */
|
|
__I uint32_t TAGCLEAR; /**< Claim TAG Clear Register, offset: 0xFA4 */
|
|
uint8_t RESERVED_2[8];
|
|
__I uint32_t LOCKACCESS; /**< Lock Access Register, offset: 0xFB0 */
|
|
__I uint32_t LOCKSTAT; /**< Lock Status Register, offset: 0xFB4 */
|
|
__I uint32_t AUTHSTAT; /**< Authentication Status Register, offset: 0xFB8 */
|
|
__I uint32_t DEVICEARCH; /**< Device Architecture Register, offset: 0xFBC */
|
|
uint8_t RESERVED_3[8];
|
|
__I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
|
|
__I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
|
|
__I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
|
|
__I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
|
|
} MTB_Type, *MTB_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTB - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTB_Register_Accessor_Macros MTB - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MTB - Register accessors */
|
|
#define MTB_POSITION_REG(base) ((base)->POSITION)
|
|
#define MTB_MASTER_REG(base) ((base)->MASTER)
|
|
#define MTB_FLOW_REG(base) ((base)->FLOW)
|
|
#define MTB_BASE_REG(base) ((base)->BASE)
|
|
#define MTB_MODECTRL_REG(base) ((base)->MODECTRL)
|
|
#define MTB_TAGSET_REG(base) ((base)->TAGSET)
|
|
#define MTB_TAGCLEAR_REG(base) ((base)->TAGCLEAR)
|
|
#define MTB_LOCKACCESS_REG(base) ((base)->LOCKACCESS)
|
|
#define MTB_LOCKSTAT_REG(base) ((base)->LOCKSTAT)
|
|
#define MTB_AUTHSTAT_REG(base) ((base)->AUTHSTAT)
|
|
#define MTB_DEVICEARCH_REG(base) ((base)->DEVICEARCH)
|
|
#define MTB_DEVICECFG_REG(base) ((base)->DEVICECFG)
|
|
#define MTB_DEVICETYPID_REG(base) ((base)->DEVICETYPID)
|
|
#define MTB_PERIPHID_REG(base,index) ((base)->PERIPHID[index])
|
|
#define MTB_PERIPHID_COUNT 8
|
|
#define MTB_COMPID_REG(base,index) ((base)->COMPID[index])
|
|
#define MTB_COMPID_COUNT 4
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTB_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTB Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTB_Register_Masks MTB Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* POSITION Bit Fields */
|
|
#define MTB_POSITION_WRAP_MASK 0x4u
|
|
#define MTB_POSITION_WRAP_SHIFT 2
|
|
#define MTB_POSITION_WRAP_WIDTH 1
|
|
#define MTB_POSITION_WRAP(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_WRAP_SHIFT))&MTB_POSITION_WRAP_MASK)
|
|
#define MTB_POSITION_POINTER_MASK 0xFFFFFFF8u
|
|
#define MTB_POSITION_POINTER_SHIFT 3
|
|
#define MTB_POSITION_POINTER_WIDTH 29
|
|
#define MTB_POSITION_POINTER(x) (((uint32_t)(((uint32_t)(x))<<MTB_POSITION_POINTER_SHIFT))&MTB_POSITION_POINTER_MASK)
|
|
/* MASTER Bit Fields */
|
|
#define MTB_MASTER_MASK_MASK 0x1Fu
|
|
#define MTB_MASTER_MASK_SHIFT 0
|
|
#define MTB_MASTER_MASK_WIDTH 5
|
|
#define MTB_MASTER_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_MASK_SHIFT))&MTB_MASTER_MASK_MASK)
|
|
#define MTB_MASTER_TSTARTEN_MASK 0x20u
|
|
#define MTB_MASTER_TSTARTEN_SHIFT 5
|
|
#define MTB_MASTER_TSTARTEN_WIDTH 1
|
|
#define MTB_MASTER_TSTARTEN(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_TSTARTEN_SHIFT))&MTB_MASTER_TSTARTEN_MASK)
|
|
#define MTB_MASTER_TSTOPEN_MASK 0x40u
|
|
#define MTB_MASTER_TSTOPEN_SHIFT 6
|
|
#define MTB_MASTER_TSTOPEN_WIDTH 1
|
|
#define MTB_MASTER_TSTOPEN(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_TSTOPEN_SHIFT))&MTB_MASTER_TSTOPEN_MASK)
|
|
#define MTB_MASTER_SFRWPRIV_MASK 0x80u
|
|
#define MTB_MASTER_SFRWPRIV_SHIFT 7
|
|
#define MTB_MASTER_SFRWPRIV_WIDTH 1
|
|
#define MTB_MASTER_SFRWPRIV(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_SFRWPRIV_SHIFT))&MTB_MASTER_SFRWPRIV_MASK)
|
|
#define MTB_MASTER_RAMPRIV_MASK 0x100u
|
|
#define MTB_MASTER_RAMPRIV_SHIFT 8
|
|
#define MTB_MASTER_RAMPRIV_WIDTH 1
|
|
#define MTB_MASTER_RAMPRIV(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_RAMPRIV_SHIFT))&MTB_MASTER_RAMPRIV_MASK)
|
|
#define MTB_MASTER_HALTREQ_MASK 0x200u
|
|
#define MTB_MASTER_HALTREQ_SHIFT 9
|
|
#define MTB_MASTER_HALTREQ_WIDTH 1
|
|
#define MTB_MASTER_HALTREQ(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_HALTREQ_SHIFT))&MTB_MASTER_HALTREQ_MASK)
|
|
#define MTB_MASTER_EN_MASK 0x80000000u
|
|
#define MTB_MASTER_EN_SHIFT 31
|
|
#define MTB_MASTER_EN_WIDTH 1
|
|
#define MTB_MASTER_EN(x) (((uint32_t)(((uint32_t)(x))<<MTB_MASTER_EN_SHIFT))&MTB_MASTER_EN_MASK)
|
|
/* FLOW Bit Fields */
|
|
#define MTB_FLOW_AUTOSTOP_MASK 0x1u
|
|
#define MTB_FLOW_AUTOSTOP_SHIFT 0
|
|
#define MTB_FLOW_AUTOSTOP_WIDTH 1
|
|
#define MTB_FLOW_AUTOSTOP(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_AUTOSTOP_SHIFT))&MTB_FLOW_AUTOSTOP_MASK)
|
|
#define MTB_FLOW_AUTOHALT_MASK 0x2u
|
|
#define MTB_FLOW_AUTOHALT_SHIFT 1
|
|
#define MTB_FLOW_AUTOHALT_WIDTH 1
|
|
#define MTB_FLOW_AUTOHALT(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_AUTOHALT_SHIFT))&MTB_FLOW_AUTOHALT_MASK)
|
|
#define MTB_FLOW_WATERMARK_MASK 0xFFFFFFF8u
|
|
#define MTB_FLOW_WATERMARK_SHIFT 3
|
|
#define MTB_FLOW_WATERMARK_WIDTH 29
|
|
#define MTB_FLOW_WATERMARK(x) (((uint32_t)(((uint32_t)(x))<<MTB_FLOW_WATERMARK_SHIFT))&MTB_FLOW_WATERMARK_MASK)
|
|
/* BASE Bit Fields */
|
|
#define MTB_BASE_BASEADDR_MASK 0xFFFFFFFFu
|
|
#define MTB_BASE_BASEADDR_SHIFT 0
|
|
#define MTB_BASE_BASEADDR_WIDTH 32
|
|
#define MTB_BASE_BASEADDR(x) (((uint32_t)(((uint32_t)(x))<<MTB_BASE_BASEADDR_SHIFT))&MTB_BASE_BASEADDR_MASK)
|
|
/* MODECTRL Bit Fields */
|
|
#define MTB_MODECTRL_MODECTRL_MASK 0xFFFFFFFFu
|
|
#define MTB_MODECTRL_MODECTRL_SHIFT 0
|
|
#define MTB_MODECTRL_MODECTRL_WIDTH 32
|
|
#define MTB_MODECTRL_MODECTRL(x) (((uint32_t)(((uint32_t)(x))<<MTB_MODECTRL_MODECTRL_SHIFT))&MTB_MODECTRL_MODECTRL_MASK)
|
|
/* TAGSET Bit Fields */
|
|
#define MTB_TAGSET_TAGSET_MASK 0xFFFFFFFFu
|
|
#define MTB_TAGSET_TAGSET_SHIFT 0
|
|
#define MTB_TAGSET_TAGSET_WIDTH 32
|
|
#define MTB_TAGSET_TAGSET(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGSET_TAGSET_SHIFT))&MTB_TAGSET_TAGSET_MASK)
|
|
/* TAGCLEAR Bit Fields */
|
|
#define MTB_TAGCLEAR_TAGCLEAR_MASK 0xFFFFFFFFu
|
|
#define MTB_TAGCLEAR_TAGCLEAR_SHIFT 0
|
|
#define MTB_TAGCLEAR_TAGCLEAR_WIDTH 32
|
|
#define MTB_TAGCLEAR_TAGCLEAR(x) (((uint32_t)(((uint32_t)(x))<<MTB_TAGCLEAR_TAGCLEAR_SHIFT))&MTB_TAGCLEAR_TAGCLEAR_MASK)
|
|
/* LOCKACCESS Bit Fields */
|
|
#define MTB_LOCKACCESS_LOCKACCESS_MASK 0xFFFFFFFFu
|
|
#define MTB_LOCKACCESS_LOCKACCESS_SHIFT 0
|
|
#define MTB_LOCKACCESS_LOCKACCESS_WIDTH 32
|
|
#define MTB_LOCKACCESS_LOCKACCESS(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKACCESS_LOCKACCESS_SHIFT))&MTB_LOCKACCESS_LOCKACCESS_MASK)
|
|
/* LOCKSTAT Bit Fields */
|
|
#define MTB_LOCKSTAT_LOCKSTAT_MASK 0xFFFFFFFFu
|
|
#define MTB_LOCKSTAT_LOCKSTAT_SHIFT 0
|
|
#define MTB_LOCKSTAT_LOCKSTAT_WIDTH 32
|
|
#define MTB_LOCKSTAT_LOCKSTAT(x) (((uint32_t)(((uint32_t)(x))<<MTB_LOCKSTAT_LOCKSTAT_SHIFT))&MTB_LOCKSTAT_LOCKSTAT_MASK)
|
|
/* AUTHSTAT Bit Fields */
|
|
#define MTB_AUTHSTAT_BIT0_MASK 0x1u
|
|
#define MTB_AUTHSTAT_BIT0_SHIFT 0
|
|
#define MTB_AUTHSTAT_BIT0_WIDTH 1
|
|
#define MTB_AUTHSTAT_BIT0(x) (((uint32_t)(((uint32_t)(x))<<MTB_AUTHSTAT_BIT0_SHIFT))&MTB_AUTHSTAT_BIT0_MASK)
|
|
#define MTB_AUTHSTAT_BIT1_MASK 0x2u
|
|
#define MTB_AUTHSTAT_BIT1_SHIFT 1
|
|
#define MTB_AUTHSTAT_BIT1_WIDTH 1
|
|
#define MTB_AUTHSTAT_BIT1(x) (((uint32_t)(((uint32_t)(x))<<MTB_AUTHSTAT_BIT1_SHIFT))&MTB_AUTHSTAT_BIT1_MASK)
|
|
#define MTB_AUTHSTAT_BIT2_MASK 0x4u
|
|
#define MTB_AUTHSTAT_BIT2_SHIFT 2
|
|
#define MTB_AUTHSTAT_BIT2_WIDTH 1
|
|
#define MTB_AUTHSTAT_BIT2(x) (((uint32_t)(((uint32_t)(x))<<MTB_AUTHSTAT_BIT2_SHIFT))&MTB_AUTHSTAT_BIT2_MASK)
|
|
#define MTB_AUTHSTAT_BIT3_MASK 0x8u
|
|
#define MTB_AUTHSTAT_BIT3_SHIFT 3
|
|
#define MTB_AUTHSTAT_BIT3_WIDTH 1
|
|
#define MTB_AUTHSTAT_BIT3(x) (((uint32_t)(((uint32_t)(x))<<MTB_AUTHSTAT_BIT3_SHIFT))&MTB_AUTHSTAT_BIT3_MASK)
|
|
/* DEVICEARCH Bit Fields */
|
|
#define MTB_DEVICEARCH_DEVICEARCH_MASK 0xFFFFFFFFu
|
|
#define MTB_DEVICEARCH_DEVICEARCH_SHIFT 0
|
|
#define MTB_DEVICEARCH_DEVICEARCH_WIDTH 32
|
|
#define MTB_DEVICEARCH_DEVICEARCH(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICEARCH_DEVICEARCH_SHIFT))&MTB_DEVICEARCH_DEVICEARCH_MASK)
|
|
/* DEVICECFG Bit Fields */
|
|
#define MTB_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
|
|
#define MTB_DEVICECFG_DEVICECFG_SHIFT 0
|
|
#define MTB_DEVICECFG_DEVICECFG_WIDTH 32
|
|
#define MTB_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICECFG_DEVICECFG_SHIFT))&MTB_DEVICECFG_DEVICECFG_MASK)
|
|
/* DEVICETYPID Bit Fields */
|
|
#define MTB_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
|
|
#define MTB_DEVICETYPID_DEVICETYPID_SHIFT 0
|
|
#define MTB_DEVICETYPID_DEVICETYPID_WIDTH 32
|
|
#define MTB_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_DEVICETYPID_DEVICETYPID_SHIFT))&MTB_DEVICETYPID_DEVICETYPID_MASK)
|
|
/* PERIPHID Bit Fields */
|
|
#define MTB_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define MTB_PERIPHID_PERIPHID_SHIFT 0
|
|
#define MTB_PERIPHID_PERIPHID_WIDTH 32
|
|
#define MTB_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTB_PERIPHID_PERIPHID_SHIFT))&MTB_PERIPHID_PERIPHID_MASK)
|
|
/* COMPID Bit Fields */
|
|
#define MTB_COMPID_COMPID_MASK 0xFFFFFFFFu
|
|
#define MTB_COMPID_COMPID_SHIFT 0
|
|
#define MTB_COMPID_COMPID_WIDTH 32
|
|
#define MTB_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTB_COMPID_COMPID_SHIFT))&MTB_COMPID_COMPID_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTB_Register_Masks */
|
|
|
|
|
|
/* MTB - Peripheral instance base addresses */
|
|
/** Peripheral MTB base address */
|
|
#define MTB_BASE (0xF0000000u)
|
|
/** Peripheral MTB base pointer */
|
|
#define MTB ((MTB_Type *)MTB_BASE)
|
|
#define MTB_BASE_PTR (MTB)
|
|
/** Array initializer of MTB peripheral base addresses */
|
|
#define MTB_BASE_ADDRS { MTB_BASE }
|
|
/** Array initializer of MTB peripheral base pointers */
|
|
#define MTB_BASE_PTRS { MTB }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTB - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTB_Register_Accessor_Macros MTB - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MTB - Register instance definitions */
|
|
/* MTB */
|
|
#define MTB_POSITION MTB_POSITION_REG(MTB)
|
|
#define MTB_MASTER MTB_MASTER_REG(MTB)
|
|
#define MTB_FLOW MTB_FLOW_REG(MTB)
|
|
#define MTB_BASEr MTB_BASE_REG(MTB)
|
|
#define MTB_MODECTRL MTB_MODECTRL_REG(MTB)
|
|
#define MTB_TAGSET MTB_TAGSET_REG(MTB)
|
|
#define MTB_TAGCLEAR MTB_TAGCLEAR_REG(MTB)
|
|
#define MTB_LOCKACCESS MTB_LOCKACCESS_REG(MTB)
|
|
#define MTB_LOCKSTAT MTB_LOCKSTAT_REG(MTB)
|
|
#define MTB_AUTHSTAT MTB_AUTHSTAT_REG(MTB)
|
|
#define MTB_DEVICEARCH MTB_DEVICEARCH_REG(MTB)
|
|
#define MTB_DEVICECFG MTB_DEVICECFG_REG(MTB)
|
|
#define MTB_DEVICETYPID MTB_DEVICETYPID_REG(MTB)
|
|
#define MTB_PERIPHID4 MTB_PERIPHID_REG(MTB,0)
|
|
#define MTB_PERIPHID5 MTB_PERIPHID_REG(MTB,1)
|
|
#define MTB_PERIPHID6 MTB_PERIPHID_REG(MTB,2)
|
|
#define MTB_PERIPHID7 MTB_PERIPHID_REG(MTB,3)
|
|
#define MTB_PERIPHID0 MTB_PERIPHID_REG(MTB,4)
|
|
#define MTB_PERIPHID1 MTB_PERIPHID_REG(MTB,5)
|
|
#define MTB_PERIPHID2 MTB_PERIPHID_REG(MTB,6)
|
|
#define MTB_PERIPHID3 MTB_PERIPHID_REG(MTB,7)
|
|
#define MTB_COMPID0 MTB_COMPID_REG(MTB,0)
|
|
#define MTB_COMPID1 MTB_COMPID_REG(MTB,1)
|
|
#define MTB_COMPID2 MTB_COMPID_REG(MTB,2)
|
|
#define MTB_COMPID3 MTB_COMPID_REG(MTB,3)
|
|
|
|
/* MTB - Register array accessors */
|
|
#define MTB_PERIPHID(index) MTB_PERIPHID_REG(MTB,index)
|
|
#define MTB_COMPID(index) MTB_COMPID_REG(MTB,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTB_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTB_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTBDWT Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTBDWT_Peripheral_Access_Layer MTBDWT Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** MTBDWT - Register Layout Typedef */
|
|
typedef struct {
|
|
__I uint32_t CTRL; /**< MTB DWT Control Register, offset: 0x0 */
|
|
uint8_t RESERVED_0[28];
|
|
struct { /* offset: 0x20, array step: 0x10 */
|
|
__IO uint32_t COMP; /**< MTB_DWT Comparator Register, array offset: 0x20, array step: 0x10 */
|
|
__IO uint32_t MASK; /**< MTB_DWT Comparator Mask Register, array offset: 0x24, array step: 0x10 */
|
|
__IO uint32_t FCT; /**< MTB_DWT Comparator Function Register 0..MTB_DWT Comparator Function Register 1, array offset: 0x28, array step: 0x10 */
|
|
uint8_t RESERVED_0[4];
|
|
} COMPARATOR[2];
|
|
uint8_t RESERVED_1[448];
|
|
__IO uint32_t TBCTRL; /**< MTB_DWT Trace Buffer Control Register, offset: 0x200 */
|
|
uint8_t RESERVED_2[3524];
|
|
__I uint32_t DEVICECFG; /**< Device Configuration Register, offset: 0xFC8 */
|
|
__I uint32_t DEVICETYPID; /**< Device Type Identifier Register, offset: 0xFCC */
|
|
__I uint32_t PERIPHID[8]; /**< Peripheral ID Register, array offset: 0xFD0, array step: 0x4 */
|
|
__I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
|
|
} MTBDWT_Type, *MTBDWT_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTBDWT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTBDWT_Register_Accessor_Macros MTBDWT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MTBDWT - Register accessors */
|
|
#define MTBDWT_CTRL_REG(base) ((base)->CTRL)
|
|
#define MTBDWT_COMP_REG(base,index) ((base)->COMPARATOR[index].COMP)
|
|
#define MTBDWT_COMP_COUNT 2
|
|
#define MTBDWT_MASK_REG(base,index) ((base)->COMPARATOR[index].MASK)
|
|
#define MTBDWT_MASK_COUNT 2
|
|
#define MTBDWT_FCT_REG(base,index) ((base)->COMPARATOR[index].FCT)
|
|
#define MTBDWT_FCT_COUNT 2
|
|
#define MTBDWT_TBCTRL_REG(base) ((base)->TBCTRL)
|
|
#define MTBDWT_DEVICECFG_REG(base) ((base)->DEVICECFG)
|
|
#define MTBDWT_DEVICETYPID_REG(base) ((base)->DEVICETYPID)
|
|
#define MTBDWT_PERIPHID_REG(base,index) ((base)->PERIPHID[index])
|
|
#define MTBDWT_PERIPHID_COUNT 8
|
|
#define MTBDWT_COMPID_REG(base,index) ((base)->COMPID[index])
|
|
#define MTBDWT_COMPID_COUNT 4
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTBDWT_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTBDWT Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTBDWT_Register_Masks MTBDWT Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* CTRL Bit Fields */
|
|
#define MTBDWT_CTRL_DWTCFGCTRL_MASK 0xFFFFFFFu
|
|
#define MTBDWT_CTRL_DWTCFGCTRL_SHIFT 0
|
|
#define MTBDWT_CTRL_DWTCFGCTRL_WIDTH 28
|
|
#define MTBDWT_CTRL_DWTCFGCTRL(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_DWTCFGCTRL_SHIFT))&MTBDWT_CTRL_DWTCFGCTRL_MASK)
|
|
#define MTBDWT_CTRL_NUMCMP_MASK 0xF0000000u
|
|
#define MTBDWT_CTRL_NUMCMP_SHIFT 28
|
|
#define MTBDWT_CTRL_NUMCMP_WIDTH 4
|
|
#define MTBDWT_CTRL_NUMCMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_CTRL_NUMCMP_SHIFT))&MTBDWT_CTRL_NUMCMP_MASK)
|
|
/* COMP Bit Fields */
|
|
#define MTBDWT_COMP_COMP_MASK 0xFFFFFFFFu
|
|
#define MTBDWT_COMP_COMP_SHIFT 0
|
|
#define MTBDWT_COMP_COMP_WIDTH 32
|
|
#define MTBDWT_COMP_COMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMP_COMP_SHIFT))&MTBDWT_COMP_COMP_MASK)
|
|
/* MASK Bit Fields */
|
|
#define MTBDWT_MASK_MASK_MASK 0x1Fu
|
|
#define MTBDWT_MASK_MASK_SHIFT 0
|
|
#define MTBDWT_MASK_MASK_WIDTH 5
|
|
#define MTBDWT_MASK_MASK(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_MASK_MASK_SHIFT))&MTBDWT_MASK_MASK_MASK)
|
|
/* FCT Bit Fields */
|
|
#define MTBDWT_FCT_FUNCTION_MASK 0xFu
|
|
#define MTBDWT_FCT_FUNCTION_SHIFT 0
|
|
#define MTBDWT_FCT_FUNCTION_WIDTH 4
|
|
#define MTBDWT_FCT_FUNCTION(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_FUNCTION_SHIFT))&MTBDWT_FCT_FUNCTION_MASK)
|
|
#define MTBDWT_FCT_DATAVMATCH_MASK 0x100u
|
|
#define MTBDWT_FCT_DATAVMATCH_SHIFT 8
|
|
#define MTBDWT_FCT_DATAVMATCH_WIDTH 1
|
|
#define MTBDWT_FCT_DATAVMATCH(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVMATCH_SHIFT))&MTBDWT_FCT_DATAVMATCH_MASK)
|
|
#define MTBDWT_FCT_DATAVSIZE_MASK 0xC00u
|
|
#define MTBDWT_FCT_DATAVSIZE_SHIFT 10
|
|
#define MTBDWT_FCT_DATAVSIZE_WIDTH 2
|
|
#define MTBDWT_FCT_DATAVSIZE(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVSIZE_SHIFT))&MTBDWT_FCT_DATAVSIZE_MASK)
|
|
#define MTBDWT_FCT_DATAVADDR0_MASK 0xF000u
|
|
#define MTBDWT_FCT_DATAVADDR0_SHIFT 12
|
|
#define MTBDWT_FCT_DATAVADDR0_WIDTH 4
|
|
#define MTBDWT_FCT_DATAVADDR0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_DATAVADDR0_SHIFT))&MTBDWT_FCT_DATAVADDR0_MASK)
|
|
#define MTBDWT_FCT_MATCHED_MASK 0x1000000u
|
|
#define MTBDWT_FCT_MATCHED_SHIFT 24
|
|
#define MTBDWT_FCT_MATCHED_WIDTH 1
|
|
#define MTBDWT_FCT_MATCHED(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_FCT_MATCHED_SHIFT))&MTBDWT_FCT_MATCHED_MASK)
|
|
/* TBCTRL Bit Fields */
|
|
#define MTBDWT_TBCTRL_ACOMP0_MASK 0x1u
|
|
#define MTBDWT_TBCTRL_ACOMP0_SHIFT 0
|
|
#define MTBDWT_TBCTRL_ACOMP0_WIDTH 1
|
|
#define MTBDWT_TBCTRL_ACOMP0(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_ACOMP0_SHIFT))&MTBDWT_TBCTRL_ACOMP0_MASK)
|
|
#define MTBDWT_TBCTRL_ACOMP1_MASK 0x2u
|
|
#define MTBDWT_TBCTRL_ACOMP1_SHIFT 1
|
|
#define MTBDWT_TBCTRL_ACOMP1_WIDTH 1
|
|
#define MTBDWT_TBCTRL_ACOMP1(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_ACOMP1_SHIFT))&MTBDWT_TBCTRL_ACOMP1_MASK)
|
|
#define MTBDWT_TBCTRL_NUMCOMP_MASK 0xF0000000u
|
|
#define MTBDWT_TBCTRL_NUMCOMP_SHIFT 28
|
|
#define MTBDWT_TBCTRL_NUMCOMP_WIDTH 4
|
|
#define MTBDWT_TBCTRL_NUMCOMP(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_TBCTRL_NUMCOMP_SHIFT))&MTBDWT_TBCTRL_NUMCOMP_MASK)
|
|
/* DEVICECFG Bit Fields */
|
|
#define MTBDWT_DEVICECFG_DEVICECFG_MASK 0xFFFFFFFFu
|
|
#define MTBDWT_DEVICECFG_DEVICECFG_SHIFT 0
|
|
#define MTBDWT_DEVICECFG_DEVICECFG_WIDTH 32
|
|
#define MTBDWT_DEVICECFG_DEVICECFG(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICECFG_DEVICECFG_SHIFT))&MTBDWT_DEVICECFG_DEVICECFG_MASK)
|
|
/* DEVICETYPID Bit Fields */
|
|
#define MTBDWT_DEVICETYPID_DEVICETYPID_MASK 0xFFFFFFFFu
|
|
#define MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT 0
|
|
#define MTBDWT_DEVICETYPID_DEVICETYPID_WIDTH 32
|
|
#define MTBDWT_DEVICETYPID_DEVICETYPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_DEVICETYPID_DEVICETYPID_SHIFT))&MTBDWT_DEVICETYPID_DEVICETYPID_MASK)
|
|
/* PERIPHID Bit Fields */
|
|
#define MTBDWT_PERIPHID_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define MTBDWT_PERIPHID_PERIPHID_SHIFT 0
|
|
#define MTBDWT_PERIPHID_PERIPHID_WIDTH 32
|
|
#define MTBDWT_PERIPHID_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_PERIPHID_PERIPHID_SHIFT))&MTBDWT_PERIPHID_PERIPHID_MASK)
|
|
/* COMPID Bit Fields */
|
|
#define MTBDWT_COMPID_COMPID_MASK 0xFFFFFFFFu
|
|
#define MTBDWT_COMPID_COMPID_SHIFT 0
|
|
#define MTBDWT_COMPID_COMPID_WIDTH 32
|
|
#define MTBDWT_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<MTBDWT_COMPID_COMPID_SHIFT))&MTBDWT_COMPID_COMPID_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTBDWT_Register_Masks */
|
|
|
|
|
|
/* MTBDWT - Peripheral instance base addresses */
|
|
/** Peripheral MTBDWT base address */
|
|
#define MTBDWT_BASE (0xF0001000u)
|
|
/** Peripheral MTBDWT base pointer */
|
|
#define MTBDWT ((MTBDWT_Type *)MTBDWT_BASE)
|
|
#define MTBDWT_BASE_PTR (MTBDWT)
|
|
/** Array initializer of MTBDWT peripheral base addresses */
|
|
#define MTBDWT_BASE_ADDRS { MTBDWT_BASE }
|
|
/** Array initializer of MTBDWT peripheral base pointers */
|
|
#define MTBDWT_BASE_PTRS { MTBDWT }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- MTBDWT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup MTBDWT_Register_Accessor_Macros MTBDWT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* MTBDWT - Register instance definitions */
|
|
/* MTBDWT */
|
|
#define MTBDWT_CTRL MTBDWT_CTRL_REG(MTBDWT)
|
|
#define MTBDWT_COMP0 MTBDWT_COMP_REG(MTBDWT,0)
|
|
#define MTBDWT_MASK0 MTBDWT_MASK_REG(MTBDWT,0)
|
|
#define MTBDWT_FCT0 MTBDWT_FCT_REG(MTBDWT,0)
|
|
#define MTBDWT_COMP1 MTBDWT_COMP_REG(MTBDWT,1)
|
|
#define MTBDWT_MASK1 MTBDWT_MASK_REG(MTBDWT,1)
|
|
#define MTBDWT_FCT1 MTBDWT_FCT_REG(MTBDWT,1)
|
|
#define MTBDWT_TBCTRL MTBDWT_TBCTRL_REG(MTBDWT)
|
|
#define MTBDWT_DEVICECFG MTBDWT_DEVICECFG_REG(MTBDWT)
|
|
#define MTBDWT_DEVICETYPID MTBDWT_DEVICETYPID_REG(MTBDWT)
|
|
#define MTBDWT_PERIPHID4 MTBDWT_PERIPHID_REG(MTBDWT,0)
|
|
#define MTBDWT_PERIPHID5 MTBDWT_PERIPHID_REG(MTBDWT,1)
|
|
#define MTBDWT_PERIPHID6 MTBDWT_PERIPHID_REG(MTBDWT,2)
|
|
#define MTBDWT_PERIPHID7 MTBDWT_PERIPHID_REG(MTBDWT,3)
|
|
#define MTBDWT_PERIPHID0 MTBDWT_PERIPHID_REG(MTBDWT,4)
|
|
#define MTBDWT_PERIPHID1 MTBDWT_PERIPHID_REG(MTBDWT,5)
|
|
#define MTBDWT_PERIPHID2 MTBDWT_PERIPHID_REG(MTBDWT,6)
|
|
#define MTBDWT_PERIPHID3 MTBDWT_PERIPHID_REG(MTBDWT,7)
|
|
#define MTBDWT_COMPID0 MTBDWT_COMPID_REG(MTBDWT,0)
|
|
#define MTBDWT_COMPID1 MTBDWT_COMPID_REG(MTBDWT,1)
|
|
#define MTBDWT_COMPID2 MTBDWT_COMPID_REG(MTBDWT,2)
|
|
#define MTBDWT_COMPID3 MTBDWT_COMPID_REG(MTBDWT,3)
|
|
|
|
/* MTBDWT - Register array accessors */
|
|
#define MTBDWT_COMP(index) MTBDWT_COMP_REG(MTBDWT,index)
|
|
#define MTBDWT_MASK(index) MTBDWT_MASK_REG(MTBDWT,index)
|
|
#define MTBDWT_FCT(index) MTBDWT_FCT_REG(MTBDWT,index)
|
|
#define MTBDWT_PERIPHID(index) MTBDWT_PERIPHID_REG(MTBDWT,index)
|
|
#define MTBDWT_COMPID(index) MTBDWT_COMPID_REG(MTBDWT,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTBDWT_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group MTBDWT_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- NV Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** NV - Register Layout Typedef */
|
|
typedef struct {
|
|
__I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
|
|
__I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
|
|
__I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
|
|
__I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
|
|
__I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
|
|
__I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
|
|
__I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
|
|
__I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
|
|
__I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
|
|
__I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
|
|
__I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
|
|
__I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
|
|
__I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
|
|
__I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
|
|
} NV_Type, *NV_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- NV - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup NV_Register_Accessor_Macros NV - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* NV - Register accessors */
|
|
#define NV_BACKKEY3_REG(base) ((base)->BACKKEY3)
|
|
#define NV_BACKKEY2_REG(base) ((base)->BACKKEY2)
|
|
#define NV_BACKKEY1_REG(base) ((base)->BACKKEY1)
|
|
#define NV_BACKKEY0_REG(base) ((base)->BACKKEY0)
|
|
#define NV_BACKKEY7_REG(base) ((base)->BACKKEY7)
|
|
#define NV_BACKKEY6_REG(base) ((base)->BACKKEY6)
|
|
#define NV_BACKKEY5_REG(base) ((base)->BACKKEY5)
|
|
#define NV_BACKKEY4_REG(base) ((base)->BACKKEY4)
|
|
#define NV_FPROT3_REG(base) ((base)->FPROT3)
|
|
#define NV_FPROT2_REG(base) ((base)->FPROT2)
|
|
#define NV_FPROT1_REG(base) ((base)->FPROT1)
|
|
#define NV_FPROT0_REG(base) ((base)->FPROT0)
|
|
#define NV_FSEC_REG(base) ((base)->FSEC)
|
|
#define NV_FOPT_REG(base) ((base)->FOPT)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group NV_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- NV Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup NV_Register_Masks NV Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* BACKKEY3 Bit Fields */
|
|
#define NV_BACKKEY3_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY3_KEY_SHIFT 0
|
|
#define NV_BACKKEY3_KEY_WIDTH 8
|
|
#define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY3_KEY_SHIFT))&NV_BACKKEY3_KEY_MASK)
|
|
/* BACKKEY2 Bit Fields */
|
|
#define NV_BACKKEY2_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY2_KEY_SHIFT 0
|
|
#define NV_BACKKEY2_KEY_WIDTH 8
|
|
#define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY2_KEY_SHIFT))&NV_BACKKEY2_KEY_MASK)
|
|
/* BACKKEY1 Bit Fields */
|
|
#define NV_BACKKEY1_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY1_KEY_SHIFT 0
|
|
#define NV_BACKKEY1_KEY_WIDTH 8
|
|
#define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY1_KEY_SHIFT))&NV_BACKKEY1_KEY_MASK)
|
|
/* BACKKEY0 Bit Fields */
|
|
#define NV_BACKKEY0_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY0_KEY_SHIFT 0
|
|
#define NV_BACKKEY0_KEY_WIDTH 8
|
|
#define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY0_KEY_SHIFT))&NV_BACKKEY0_KEY_MASK)
|
|
/* BACKKEY7 Bit Fields */
|
|
#define NV_BACKKEY7_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY7_KEY_SHIFT 0
|
|
#define NV_BACKKEY7_KEY_WIDTH 8
|
|
#define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY7_KEY_SHIFT))&NV_BACKKEY7_KEY_MASK)
|
|
/* BACKKEY6 Bit Fields */
|
|
#define NV_BACKKEY6_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY6_KEY_SHIFT 0
|
|
#define NV_BACKKEY6_KEY_WIDTH 8
|
|
#define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY6_KEY_SHIFT))&NV_BACKKEY6_KEY_MASK)
|
|
/* BACKKEY5 Bit Fields */
|
|
#define NV_BACKKEY5_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY5_KEY_SHIFT 0
|
|
#define NV_BACKKEY5_KEY_WIDTH 8
|
|
#define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY5_KEY_SHIFT))&NV_BACKKEY5_KEY_MASK)
|
|
/* BACKKEY4 Bit Fields */
|
|
#define NV_BACKKEY4_KEY_MASK 0xFFu
|
|
#define NV_BACKKEY4_KEY_SHIFT 0
|
|
#define NV_BACKKEY4_KEY_WIDTH 8
|
|
#define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x))<<NV_BACKKEY4_KEY_SHIFT))&NV_BACKKEY4_KEY_MASK)
|
|
/* FPROT3 Bit Fields */
|
|
#define NV_FPROT3_PROT_MASK 0xFFu
|
|
#define NV_FPROT3_PROT_SHIFT 0
|
|
#define NV_FPROT3_PROT_WIDTH 8
|
|
#define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT3_PROT_SHIFT))&NV_FPROT3_PROT_MASK)
|
|
/* FPROT2 Bit Fields */
|
|
#define NV_FPROT2_PROT_MASK 0xFFu
|
|
#define NV_FPROT2_PROT_SHIFT 0
|
|
#define NV_FPROT2_PROT_WIDTH 8
|
|
#define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT2_PROT_SHIFT))&NV_FPROT2_PROT_MASK)
|
|
/* FPROT1 Bit Fields */
|
|
#define NV_FPROT1_PROT_MASK 0xFFu
|
|
#define NV_FPROT1_PROT_SHIFT 0
|
|
#define NV_FPROT1_PROT_WIDTH 8
|
|
#define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT1_PROT_SHIFT))&NV_FPROT1_PROT_MASK)
|
|
/* FPROT0 Bit Fields */
|
|
#define NV_FPROT0_PROT_MASK 0xFFu
|
|
#define NV_FPROT0_PROT_SHIFT 0
|
|
#define NV_FPROT0_PROT_WIDTH 8
|
|
#define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x))<<NV_FPROT0_PROT_SHIFT))&NV_FPROT0_PROT_MASK)
|
|
/* FSEC Bit Fields */
|
|
#define NV_FSEC_SEC_MASK 0x3u
|
|
#define NV_FSEC_SEC_SHIFT 0
|
|
#define NV_FSEC_SEC_WIDTH 2
|
|
#define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_SEC_SHIFT))&NV_FSEC_SEC_MASK)
|
|
#define NV_FSEC_FSLACC_MASK 0xCu
|
|
#define NV_FSEC_FSLACC_SHIFT 2
|
|
#define NV_FSEC_FSLACC_WIDTH 2
|
|
#define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_FSLACC_SHIFT))&NV_FSEC_FSLACC_MASK)
|
|
#define NV_FSEC_MEEN_MASK 0x30u
|
|
#define NV_FSEC_MEEN_SHIFT 4
|
|
#define NV_FSEC_MEEN_WIDTH 2
|
|
#define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_MEEN_SHIFT))&NV_FSEC_MEEN_MASK)
|
|
#define NV_FSEC_KEYEN_MASK 0xC0u
|
|
#define NV_FSEC_KEYEN_SHIFT 6
|
|
#define NV_FSEC_KEYEN_WIDTH 2
|
|
#define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x))<<NV_FSEC_KEYEN_SHIFT))&NV_FSEC_KEYEN_MASK)
|
|
/* FOPT Bit Fields */
|
|
#define NV_FOPT_LPBOOT0_MASK 0x1u
|
|
#define NV_FOPT_LPBOOT0_SHIFT 0
|
|
#define NV_FOPT_LPBOOT0_WIDTH 1
|
|
#define NV_FOPT_LPBOOT0(x) (((uint8_t)(((uint8_t)(x))<<NV_FOPT_LPBOOT0_SHIFT))&NV_FOPT_LPBOOT0_MASK)
|
|
#define NV_FOPT_NMI_DIS_MASK 0x4u
|
|
#define NV_FOPT_NMI_DIS_SHIFT 2
|
|
#define NV_FOPT_NMI_DIS_WIDTH 1
|
|
#define NV_FOPT_NMI_DIS(x) (((uint8_t)(((uint8_t)(x))<<NV_FOPT_NMI_DIS_SHIFT))&NV_FOPT_NMI_DIS_MASK)
|
|
#define NV_FOPT_RESET_PIN_CFG_MASK 0x8u
|
|
#define NV_FOPT_RESET_PIN_CFG_SHIFT 3
|
|
#define NV_FOPT_RESET_PIN_CFG_WIDTH 1
|
|
#define NV_FOPT_RESET_PIN_CFG(x) (((uint8_t)(((uint8_t)(x))<<NV_FOPT_RESET_PIN_CFG_SHIFT))&NV_FOPT_RESET_PIN_CFG_MASK)
|
|
#define NV_FOPT_LPBOOT1_MASK 0x10u
|
|
#define NV_FOPT_LPBOOT1_SHIFT 4
|
|
#define NV_FOPT_LPBOOT1_WIDTH 1
|
|
#define NV_FOPT_LPBOOT1(x) (((uint8_t)(((uint8_t)(x))<<NV_FOPT_LPBOOT1_SHIFT))&NV_FOPT_LPBOOT1_MASK)
|
|
#define NV_FOPT_FAST_INIT_MASK 0x20u
|
|
#define NV_FOPT_FAST_INIT_SHIFT 5
|
|
#define NV_FOPT_FAST_INIT_WIDTH 1
|
|
#define NV_FOPT_FAST_INIT(x) (((uint8_t)(((uint8_t)(x))<<NV_FOPT_FAST_INIT_SHIFT))&NV_FOPT_FAST_INIT_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group NV_Register_Masks */
|
|
|
|
|
|
/* NV - Peripheral instance base addresses */
|
|
/** Peripheral FTFA_FlashConfig base address */
|
|
#define FTFA_FlashConfig_BASE (0x400u)
|
|
/** Peripheral FTFA_FlashConfig base pointer */
|
|
#define FTFA_FlashConfig ((NV_Type *)FTFA_FlashConfig_BASE)
|
|
#define FTFA_FlashConfig_BASE_PTR (FTFA_FlashConfig)
|
|
/** Array initializer of NV peripheral base addresses */
|
|
#define NV_BASE_ADDRS { FTFA_FlashConfig_BASE }
|
|
/** Array initializer of NV peripheral base pointers */
|
|
#define NV_BASE_PTRS { FTFA_FlashConfig }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- NV - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup NV_Register_Accessor_Macros NV - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* NV - Register instance definitions */
|
|
/* FTFA_FlashConfig */
|
|
#define NV_BACKKEY3 NV_BACKKEY3_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY2 NV_BACKKEY2_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY1 NV_BACKKEY1_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY0 NV_BACKKEY0_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY7 NV_BACKKEY7_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY6 NV_BACKKEY6_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY5 NV_BACKKEY5_REG(FTFA_FlashConfig)
|
|
#define NV_BACKKEY4 NV_BACKKEY4_REG(FTFA_FlashConfig)
|
|
#define NV_FPROT3 NV_FPROT3_REG(FTFA_FlashConfig)
|
|
#define NV_FPROT2 NV_FPROT2_REG(FTFA_FlashConfig)
|
|
#define NV_FPROT1 NV_FPROT1_REG(FTFA_FlashConfig)
|
|
#define NV_FPROT0 NV_FPROT0_REG(FTFA_FlashConfig)
|
|
#define NV_FSEC NV_FSEC_REG(FTFA_FlashConfig)
|
|
#define NV_FOPT NV_FOPT_REG(FTFA_FlashConfig)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group NV_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group NV_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- OSC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** OSC - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
|
|
} OSC_Type, *OSC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- OSC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup OSC_Register_Accessor_Macros OSC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* OSC - Register accessors */
|
|
#define OSC_CR_REG(base) ((base)->CR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group OSC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- OSC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup OSC_Register_Masks OSC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* CR Bit Fields */
|
|
#define OSC_CR_SC16P_MASK 0x1u
|
|
#define OSC_CR_SC16P_SHIFT 0
|
|
#define OSC_CR_SC16P_WIDTH 1
|
|
#define OSC_CR_SC16P(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_SC16P_SHIFT))&OSC_CR_SC16P_MASK)
|
|
#define OSC_CR_SC8P_MASK 0x2u
|
|
#define OSC_CR_SC8P_SHIFT 1
|
|
#define OSC_CR_SC8P_WIDTH 1
|
|
#define OSC_CR_SC8P(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_SC8P_SHIFT))&OSC_CR_SC8P_MASK)
|
|
#define OSC_CR_SC4P_MASK 0x4u
|
|
#define OSC_CR_SC4P_SHIFT 2
|
|
#define OSC_CR_SC4P_WIDTH 1
|
|
#define OSC_CR_SC4P(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_SC4P_SHIFT))&OSC_CR_SC4P_MASK)
|
|
#define OSC_CR_SC2P_MASK 0x8u
|
|
#define OSC_CR_SC2P_SHIFT 3
|
|
#define OSC_CR_SC2P_WIDTH 1
|
|
#define OSC_CR_SC2P(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_SC2P_SHIFT))&OSC_CR_SC2P_MASK)
|
|
#define OSC_CR_EREFSTEN_MASK 0x20u
|
|
#define OSC_CR_EREFSTEN_SHIFT 5
|
|
#define OSC_CR_EREFSTEN_WIDTH 1
|
|
#define OSC_CR_EREFSTEN(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_EREFSTEN_SHIFT))&OSC_CR_EREFSTEN_MASK)
|
|
#define OSC_CR_ERCLKEN_MASK 0x80u
|
|
#define OSC_CR_ERCLKEN_SHIFT 7
|
|
#define OSC_CR_ERCLKEN_WIDTH 1
|
|
#define OSC_CR_ERCLKEN(x) (((uint8_t)(((uint8_t)(x))<<OSC_CR_ERCLKEN_SHIFT))&OSC_CR_ERCLKEN_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group OSC_Register_Masks */
|
|
|
|
|
|
/* OSC - Peripheral instance base addresses */
|
|
/** Peripheral OSC0 base address */
|
|
#define OSC0_BASE (0x40065000u)
|
|
/** Peripheral OSC0 base pointer */
|
|
#define OSC0 ((OSC_Type *)OSC0_BASE)
|
|
#define OSC0_BASE_PTR (OSC0)
|
|
/** Array initializer of OSC peripheral base addresses */
|
|
#define OSC_BASE_ADDRS { OSC0_BASE }
|
|
/** Array initializer of OSC peripheral base pointers */
|
|
#define OSC_BASE_PTRS { OSC0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- OSC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup OSC_Register_Accessor_Macros OSC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* OSC - Register instance definitions */
|
|
/* OSC0 */
|
|
#define OSC0_CR OSC_CR_REG(OSC0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group OSC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group OSC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PIT Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** PIT - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
|
|
uint8_t RESERVED_0[220];
|
|
__I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
|
|
__I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
|
|
uint8_t RESERVED_1[24];
|
|
struct { /* offset: 0x100, array step: 0x10 */
|
|
__IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
|
|
__I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
|
|
__IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
|
|
__IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
|
|
} CHANNEL[2];
|
|
} PIT_Type, *PIT_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PIT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PIT_Register_Accessor_Macros PIT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PIT - Register accessors */
|
|
#define PIT_MCR_REG(base) ((base)->MCR)
|
|
#define PIT_LTMR64H_REG(base) ((base)->LTMR64H)
|
|
#define PIT_LTMR64L_REG(base) ((base)->LTMR64L)
|
|
#define PIT_LDVAL_REG(base,index) ((base)->CHANNEL[index].LDVAL)
|
|
#define PIT_LDVAL_COUNT 2
|
|
#define PIT_CVAL_REG(base,index) ((base)->CHANNEL[index].CVAL)
|
|
#define PIT_CVAL_COUNT 2
|
|
#define PIT_TCTRL_REG(base,index) ((base)->CHANNEL[index].TCTRL)
|
|
#define PIT_TCTRL_COUNT 2
|
|
#define PIT_TFLG_REG(base,index) ((base)->CHANNEL[index].TFLG)
|
|
#define PIT_TFLG_COUNT 2
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PIT_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PIT Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PIT_Register_Masks PIT Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* MCR Bit Fields */
|
|
#define PIT_MCR_FRZ_MASK 0x1u
|
|
#define PIT_MCR_FRZ_SHIFT 0
|
|
#define PIT_MCR_FRZ_WIDTH 1
|
|
#define PIT_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x))<<PIT_MCR_FRZ_SHIFT))&PIT_MCR_FRZ_MASK)
|
|
#define PIT_MCR_MDIS_MASK 0x2u
|
|
#define PIT_MCR_MDIS_SHIFT 1
|
|
#define PIT_MCR_MDIS_WIDTH 1
|
|
#define PIT_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x))<<PIT_MCR_MDIS_SHIFT))&PIT_MCR_MDIS_MASK)
|
|
/* LTMR64H Bit Fields */
|
|
#define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
|
|
#define PIT_LTMR64H_LTH_SHIFT 0
|
|
#define PIT_LTMR64H_LTH_WIDTH 32
|
|
#define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
|
|
/* LTMR64L Bit Fields */
|
|
#define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
|
|
#define PIT_LTMR64L_LTL_SHIFT 0
|
|
#define PIT_LTMR64L_LTL_WIDTH 32
|
|
#define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
|
|
/* LDVAL Bit Fields */
|
|
#define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
|
|
#define PIT_LDVAL_TSV_SHIFT 0
|
|
#define PIT_LDVAL_TSV_WIDTH 32
|
|
#define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
|
|
/* CVAL Bit Fields */
|
|
#define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
|
|
#define PIT_CVAL_TVL_SHIFT 0
|
|
#define PIT_CVAL_TVL_WIDTH 32
|
|
#define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
|
|
/* TCTRL Bit Fields */
|
|
#define PIT_TCTRL_TEN_MASK 0x1u
|
|
#define PIT_TCTRL_TEN_SHIFT 0
|
|
#define PIT_TCTRL_TEN_WIDTH 1
|
|
#define PIT_TCTRL_TEN(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_TEN_SHIFT))&PIT_TCTRL_TEN_MASK)
|
|
#define PIT_TCTRL_TIE_MASK 0x2u
|
|
#define PIT_TCTRL_TIE_SHIFT 1
|
|
#define PIT_TCTRL_TIE_WIDTH 1
|
|
#define PIT_TCTRL_TIE(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_TIE_SHIFT))&PIT_TCTRL_TIE_MASK)
|
|
#define PIT_TCTRL_CHN_MASK 0x4u
|
|
#define PIT_TCTRL_CHN_SHIFT 2
|
|
#define PIT_TCTRL_CHN_WIDTH 1
|
|
#define PIT_TCTRL_CHN(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_CHN_SHIFT))&PIT_TCTRL_CHN_MASK)
|
|
/* TFLG Bit Fields */
|
|
#define PIT_TFLG_TIF_MASK 0x1u
|
|
#define PIT_TFLG_TIF_SHIFT 0
|
|
#define PIT_TFLG_TIF_WIDTH 1
|
|
#define PIT_TFLG_TIF(x) (((uint32_t)(((uint32_t)(x))<<PIT_TFLG_TIF_SHIFT))&PIT_TFLG_TIF_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PIT_Register_Masks */
|
|
|
|
|
|
/* PIT - Peripheral instance base addresses */
|
|
/** Peripheral PIT base address */
|
|
#define PIT_BASE (0x40037000u)
|
|
/** Peripheral PIT base pointer */
|
|
#define PIT ((PIT_Type *)PIT_BASE)
|
|
#define PIT_BASE_PTR (PIT)
|
|
/** Array initializer of PIT peripheral base addresses */
|
|
#define PIT_BASE_ADDRS { PIT_BASE }
|
|
/** Array initializer of PIT peripheral base pointers */
|
|
#define PIT_BASE_PTRS { PIT }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PIT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PIT_Register_Accessor_Macros PIT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PIT - Register instance definitions */
|
|
/* PIT */
|
|
#define PIT_MCR PIT_MCR_REG(PIT)
|
|
#define PIT_LTMR64H PIT_LTMR64H_REG(PIT)
|
|
#define PIT_LTMR64L PIT_LTMR64L_REG(PIT)
|
|
#define PIT_LDVAL0 PIT_LDVAL_REG(PIT,0)
|
|
#define PIT_CVAL0 PIT_CVAL_REG(PIT,0)
|
|
#define PIT_TCTRL0 PIT_TCTRL_REG(PIT,0)
|
|
#define PIT_TFLG0 PIT_TFLG_REG(PIT,0)
|
|
#define PIT_LDVAL1 PIT_LDVAL_REG(PIT,1)
|
|
#define PIT_CVAL1 PIT_CVAL_REG(PIT,1)
|
|
#define PIT_TCTRL1 PIT_TCTRL_REG(PIT,1)
|
|
#define PIT_TFLG1 PIT_TFLG_REG(PIT,1)
|
|
|
|
/* PIT - Register array accessors */
|
|
#define PIT_LDVAL(index) PIT_LDVAL_REG(PIT,index)
|
|
#define PIT_CVAL(index) PIT_CVAL_REG(PIT,index)
|
|
#define PIT_TCTRL(index) PIT_TCTRL_REG(PIT,index)
|
|
#define PIT_TFLG(index) PIT_TFLG_REG(PIT,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PIT_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PIT_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PMC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** PMC - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
|
|
__IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
|
|
__IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
|
|
} PMC_Type, *PMC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PMC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PMC_Register_Accessor_Macros PMC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PMC - Register accessors */
|
|
#define PMC_LVDSC1_REG(base) ((base)->LVDSC1)
|
|
#define PMC_LVDSC2_REG(base) ((base)->LVDSC2)
|
|
#define PMC_REGSC_REG(base) ((base)->REGSC)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PMC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PMC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PMC_Register_Masks PMC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* LVDSC1 Bit Fields */
|
|
#define PMC_LVDSC1_LVDV_MASK 0x3u
|
|
#define PMC_LVDSC1_LVDV_SHIFT 0
|
|
#define PMC_LVDSC1_LVDV_WIDTH 2
|
|
#define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDV_SHIFT))&PMC_LVDSC1_LVDV_MASK)
|
|
#define PMC_LVDSC1_LVDRE_MASK 0x10u
|
|
#define PMC_LVDSC1_LVDRE_SHIFT 4
|
|
#define PMC_LVDSC1_LVDRE_WIDTH 1
|
|
#define PMC_LVDSC1_LVDRE(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDRE_SHIFT))&PMC_LVDSC1_LVDRE_MASK)
|
|
#define PMC_LVDSC1_LVDIE_MASK 0x20u
|
|
#define PMC_LVDSC1_LVDIE_SHIFT 5
|
|
#define PMC_LVDSC1_LVDIE_WIDTH 1
|
|
#define PMC_LVDSC1_LVDIE(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDIE_SHIFT))&PMC_LVDSC1_LVDIE_MASK)
|
|
#define PMC_LVDSC1_LVDACK_MASK 0x40u
|
|
#define PMC_LVDSC1_LVDACK_SHIFT 6
|
|
#define PMC_LVDSC1_LVDACK_WIDTH 1
|
|
#define PMC_LVDSC1_LVDACK(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDACK_SHIFT))&PMC_LVDSC1_LVDACK_MASK)
|
|
#define PMC_LVDSC1_LVDF_MASK 0x80u
|
|
#define PMC_LVDSC1_LVDF_SHIFT 7
|
|
#define PMC_LVDSC1_LVDF_WIDTH 1
|
|
#define PMC_LVDSC1_LVDF(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC1_LVDF_SHIFT))&PMC_LVDSC1_LVDF_MASK)
|
|
/* LVDSC2 Bit Fields */
|
|
#define PMC_LVDSC2_LVWV_MASK 0x3u
|
|
#define PMC_LVDSC2_LVWV_SHIFT 0
|
|
#define PMC_LVDSC2_LVWV_WIDTH 2
|
|
#define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWV_SHIFT))&PMC_LVDSC2_LVWV_MASK)
|
|
#define PMC_LVDSC2_LVWIE_MASK 0x20u
|
|
#define PMC_LVDSC2_LVWIE_SHIFT 5
|
|
#define PMC_LVDSC2_LVWIE_WIDTH 1
|
|
#define PMC_LVDSC2_LVWIE(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWIE_SHIFT))&PMC_LVDSC2_LVWIE_MASK)
|
|
#define PMC_LVDSC2_LVWACK_MASK 0x40u
|
|
#define PMC_LVDSC2_LVWACK_SHIFT 6
|
|
#define PMC_LVDSC2_LVWACK_WIDTH 1
|
|
#define PMC_LVDSC2_LVWACK(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWACK_SHIFT))&PMC_LVDSC2_LVWACK_MASK)
|
|
#define PMC_LVDSC2_LVWF_MASK 0x80u
|
|
#define PMC_LVDSC2_LVWF_SHIFT 7
|
|
#define PMC_LVDSC2_LVWF_WIDTH 1
|
|
#define PMC_LVDSC2_LVWF(x) (((uint8_t)(((uint8_t)(x))<<PMC_LVDSC2_LVWF_SHIFT))&PMC_LVDSC2_LVWF_MASK)
|
|
/* REGSC Bit Fields */
|
|
#define PMC_REGSC_BGBE_MASK 0x1u
|
|
#define PMC_REGSC_BGBE_SHIFT 0
|
|
#define PMC_REGSC_BGBE_WIDTH 1
|
|
#define PMC_REGSC_BGBE(x) (((uint8_t)(((uint8_t)(x))<<PMC_REGSC_BGBE_SHIFT))&PMC_REGSC_BGBE_MASK)
|
|
#define PMC_REGSC_REGONS_MASK 0x4u
|
|
#define PMC_REGSC_REGONS_SHIFT 2
|
|
#define PMC_REGSC_REGONS_WIDTH 1
|
|
#define PMC_REGSC_REGONS(x) (((uint8_t)(((uint8_t)(x))<<PMC_REGSC_REGONS_SHIFT))&PMC_REGSC_REGONS_MASK)
|
|
#define PMC_REGSC_ACKISO_MASK 0x8u
|
|
#define PMC_REGSC_ACKISO_SHIFT 3
|
|
#define PMC_REGSC_ACKISO_WIDTH 1
|
|
#define PMC_REGSC_ACKISO(x) (((uint8_t)(((uint8_t)(x))<<PMC_REGSC_ACKISO_SHIFT))&PMC_REGSC_ACKISO_MASK)
|
|
#define PMC_REGSC_BGEN_MASK 0x10u
|
|
#define PMC_REGSC_BGEN_SHIFT 4
|
|
#define PMC_REGSC_BGEN_WIDTH 1
|
|
#define PMC_REGSC_BGEN(x) (((uint8_t)(((uint8_t)(x))<<PMC_REGSC_BGEN_SHIFT))&PMC_REGSC_BGEN_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PMC_Register_Masks */
|
|
|
|
|
|
/* PMC - Peripheral instance base addresses */
|
|
/** Peripheral PMC base address */
|
|
#define PMC_BASE (0x4007D000u)
|
|
/** Peripheral PMC base pointer */
|
|
#define PMC ((PMC_Type *)PMC_BASE)
|
|
#define PMC_BASE_PTR (PMC)
|
|
/** Array initializer of PMC peripheral base addresses */
|
|
#define PMC_BASE_ADDRS { PMC_BASE }
|
|
/** Array initializer of PMC peripheral base pointers */
|
|
#define PMC_BASE_PTRS { PMC }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PMC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PMC_Register_Accessor_Macros PMC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PMC - Register instance definitions */
|
|
/* PMC */
|
|
#define PMC_LVDSC1 PMC_LVDSC1_REG(PMC)
|
|
#define PMC_LVDSC2 PMC_LVDSC2_REG(PMC)
|
|
#define PMC_REGSC PMC_REGSC_REG(PMC)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PMC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PMC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PORT Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** PORT - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
|
|
__O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
|
|
__O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
|
|
uint8_t RESERVED_0[24];
|
|
__IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
|
|
} PORT_Type, *PORT_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PORT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PORT_Register_Accessor_Macros PORT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PORT - Register accessors */
|
|
#define PORT_PCR_REG(base,index) ((base)->PCR[index])
|
|
#define PORT_PCR_COUNT 32
|
|
#define PORT_GPCLR_REG(base) ((base)->GPCLR)
|
|
#define PORT_GPCHR_REG(base) ((base)->GPCHR)
|
|
#define PORT_ISFR_REG(base) ((base)->ISFR)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PORT_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PORT Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PORT_Register_Masks PORT Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PCR Bit Fields */
|
|
#define PORT_PCR_PS_MASK 0x1u
|
|
#define PORT_PCR_PS_SHIFT 0
|
|
#define PORT_PCR_PS_WIDTH 1
|
|
#define PORT_PCR_PS(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_PS_SHIFT))&PORT_PCR_PS_MASK)
|
|
#define PORT_PCR_PE_MASK 0x2u
|
|
#define PORT_PCR_PE_SHIFT 1
|
|
#define PORT_PCR_PE_WIDTH 1
|
|
#define PORT_PCR_PE(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_PE_SHIFT))&PORT_PCR_PE_MASK)
|
|
#define PORT_PCR_SRE_MASK 0x4u
|
|
#define PORT_PCR_SRE_SHIFT 2
|
|
#define PORT_PCR_SRE_WIDTH 1
|
|
#define PORT_PCR_SRE(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_SRE_SHIFT))&PORT_PCR_SRE_MASK)
|
|
#define PORT_PCR_PFE_MASK 0x10u
|
|
#define PORT_PCR_PFE_SHIFT 4
|
|
#define PORT_PCR_PFE_WIDTH 1
|
|
#define PORT_PCR_PFE(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_PFE_SHIFT))&PORT_PCR_PFE_MASK)
|
|
#define PORT_PCR_DSE_MASK 0x40u
|
|
#define PORT_PCR_DSE_SHIFT 6
|
|
#define PORT_PCR_DSE_WIDTH 1
|
|
#define PORT_PCR_DSE(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_DSE_SHIFT))&PORT_PCR_DSE_MASK)
|
|
#define PORT_PCR_MUX_MASK 0x700u
|
|
#define PORT_PCR_MUX_SHIFT 8
|
|
#define PORT_PCR_MUX_WIDTH 3
|
|
#define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_MUX_SHIFT))&PORT_PCR_MUX_MASK)
|
|
#define PORT_PCR_IRQC_MASK 0xF0000u
|
|
#define PORT_PCR_IRQC_SHIFT 16
|
|
#define PORT_PCR_IRQC_WIDTH 4
|
|
#define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_IRQC_SHIFT))&PORT_PCR_IRQC_MASK)
|
|
#define PORT_PCR_ISF_MASK 0x1000000u
|
|
#define PORT_PCR_ISF_SHIFT 24
|
|
#define PORT_PCR_ISF_WIDTH 1
|
|
#define PORT_PCR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_PCR_ISF_SHIFT))&PORT_PCR_ISF_MASK)
|
|
/* GPCLR Bit Fields */
|
|
#define PORT_GPCLR_GPWD_MASK 0xFFFFu
|
|
#define PORT_GPCLR_GPWD_SHIFT 0
|
|
#define PORT_GPCLR_GPWD_WIDTH 16
|
|
#define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWD_SHIFT))&PORT_GPCLR_GPWD_MASK)
|
|
#define PORT_GPCLR_GPWE_MASK 0xFFFF0000u
|
|
#define PORT_GPCLR_GPWE_SHIFT 16
|
|
#define PORT_GPCLR_GPWE_WIDTH 16
|
|
#define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCLR_GPWE_SHIFT))&PORT_GPCLR_GPWE_MASK)
|
|
/* GPCHR Bit Fields */
|
|
#define PORT_GPCHR_GPWD_MASK 0xFFFFu
|
|
#define PORT_GPCHR_GPWD_SHIFT 0
|
|
#define PORT_GPCHR_GPWD_WIDTH 16
|
|
#define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWD_SHIFT))&PORT_GPCHR_GPWD_MASK)
|
|
#define PORT_GPCHR_GPWE_MASK 0xFFFF0000u
|
|
#define PORT_GPCHR_GPWE_SHIFT 16
|
|
#define PORT_GPCHR_GPWE_WIDTH 16
|
|
#define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x))<<PORT_GPCHR_GPWE_SHIFT))&PORT_GPCHR_GPWE_MASK)
|
|
/* ISFR Bit Fields */
|
|
#define PORT_ISFR_ISF_MASK 0xFFFFFFFFu
|
|
#define PORT_ISFR_ISF_SHIFT 0
|
|
#define PORT_ISFR_ISF_WIDTH 32
|
|
#define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x))<<PORT_ISFR_ISF_SHIFT))&PORT_ISFR_ISF_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PORT_Register_Masks */
|
|
|
|
|
|
/* PORT - Peripheral instance base addresses */
|
|
/** Peripheral PORTA base address */
|
|
#define PORTA_BASE (0x40049000u)
|
|
/** Peripheral PORTA base pointer */
|
|
#define PORTA ((PORT_Type *)PORTA_BASE)
|
|
#define PORTA_BASE_PTR (PORTA)
|
|
/** Peripheral PORTB base address */
|
|
#define PORTB_BASE (0x4004A000u)
|
|
/** Peripheral PORTB base pointer */
|
|
#define PORTB ((PORT_Type *)PORTB_BASE)
|
|
#define PORTB_BASE_PTR (PORTB)
|
|
/** Peripheral PORTC base address */
|
|
#define PORTC_BASE (0x4004B000u)
|
|
/** Peripheral PORTC base pointer */
|
|
#define PORTC ((PORT_Type *)PORTC_BASE)
|
|
#define PORTC_BASE_PTR (PORTC)
|
|
/** Peripheral PORTD base address */
|
|
#define PORTD_BASE (0x4004C000u)
|
|
/** Peripheral PORTD base pointer */
|
|
#define PORTD ((PORT_Type *)PORTD_BASE)
|
|
#define PORTD_BASE_PTR (PORTD)
|
|
/** Peripheral PORTE base address */
|
|
#define PORTE_BASE (0x4004D000u)
|
|
/** Peripheral PORTE base pointer */
|
|
#define PORTE ((PORT_Type *)PORTE_BASE)
|
|
#define PORTE_BASE_PTR (PORTE)
|
|
/** Array initializer of PORT peripheral base addresses */
|
|
#define PORT_BASE_ADDRS { PORTA_BASE, PORTB_BASE, PORTC_BASE, PORTD_BASE, PORTE_BASE }
|
|
/** Array initializer of PORT peripheral base pointers */
|
|
#define PORT_BASE_PTRS { PORTA, PORTB, PORTC, PORTD, PORTE }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- PORT - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup PORT_Register_Accessor_Macros PORT - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* PORT - Register instance definitions */
|
|
/* PORTA */
|
|
#define PORTA_PCR0 PORT_PCR_REG(PORTA,0)
|
|
#define PORTA_PCR1 PORT_PCR_REG(PORTA,1)
|
|
#define PORTA_PCR2 PORT_PCR_REG(PORTA,2)
|
|
#define PORTA_PCR3 PORT_PCR_REG(PORTA,3)
|
|
#define PORTA_PCR4 PORT_PCR_REG(PORTA,4)
|
|
#define PORTA_PCR5 PORT_PCR_REG(PORTA,5)
|
|
#define PORTA_PCR6 PORT_PCR_REG(PORTA,6)
|
|
#define PORTA_PCR7 PORT_PCR_REG(PORTA,7)
|
|
#define PORTA_PCR8 PORT_PCR_REG(PORTA,8)
|
|
#define PORTA_PCR9 PORT_PCR_REG(PORTA,9)
|
|
#define PORTA_PCR10 PORT_PCR_REG(PORTA,10)
|
|
#define PORTA_PCR11 PORT_PCR_REG(PORTA,11)
|
|
#define PORTA_PCR12 PORT_PCR_REG(PORTA,12)
|
|
#define PORTA_PCR13 PORT_PCR_REG(PORTA,13)
|
|
#define PORTA_PCR14 PORT_PCR_REG(PORTA,14)
|
|
#define PORTA_PCR15 PORT_PCR_REG(PORTA,15)
|
|
#define PORTA_PCR16 PORT_PCR_REG(PORTA,16)
|
|
#define PORTA_PCR17 PORT_PCR_REG(PORTA,17)
|
|
#define PORTA_PCR18 PORT_PCR_REG(PORTA,18)
|
|
#define PORTA_PCR19 PORT_PCR_REG(PORTA,19)
|
|
#define PORTA_PCR20 PORT_PCR_REG(PORTA,20)
|
|
#define PORTA_PCR21 PORT_PCR_REG(PORTA,21)
|
|
#define PORTA_PCR22 PORT_PCR_REG(PORTA,22)
|
|
#define PORTA_PCR23 PORT_PCR_REG(PORTA,23)
|
|
#define PORTA_PCR24 PORT_PCR_REG(PORTA,24)
|
|
#define PORTA_PCR25 PORT_PCR_REG(PORTA,25)
|
|
#define PORTA_PCR26 PORT_PCR_REG(PORTA,26)
|
|
#define PORTA_PCR27 PORT_PCR_REG(PORTA,27)
|
|
#define PORTA_PCR28 PORT_PCR_REG(PORTA,28)
|
|
#define PORTA_PCR29 PORT_PCR_REG(PORTA,29)
|
|
#define PORTA_PCR30 PORT_PCR_REG(PORTA,30)
|
|
#define PORTA_PCR31 PORT_PCR_REG(PORTA,31)
|
|
#define PORTA_GPCLR PORT_GPCLR_REG(PORTA)
|
|
#define PORTA_GPCHR PORT_GPCHR_REG(PORTA)
|
|
#define PORTA_ISFR PORT_ISFR_REG(PORTA)
|
|
/* PORTB */
|
|
#define PORTB_PCR0 PORT_PCR_REG(PORTB,0)
|
|
#define PORTB_PCR1 PORT_PCR_REG(PORTB,1)
|
|
#define PORTB_PCR2 PORT_PCR_REG(PORTB,2)
|
|
#define PORTB_PCR3 PORT_PCR_REG(PORTB,3)
|
|
#define PORTB_PCR4 PORT_PCR_REG(PORTB,4)
|
|
#define PORTB_PCR5 PORT_PCR_REG(PORTB,5)
|
|
#define PORTB_PCR6 PORT_PCR_REG(PORTB,6)
|
|
#define PORTB_PCR7 PORT_PCR_REG(PORTB,7)
|
|
#define PORTB_PCR8 PORT_PCR_REG(PORTB,8)
|
|
#define PORTB_PCR9 PORT_PCR_REG(PORTB,9)
|
|
#define PORTB_PCR10 PORT_PCR_REG(PORTB,10)
|
|
#define PORTB_PCR11 PORT_PCR_REG(PORTB,11)
|
|
#define PORTB_PCR12 PORT_PCR_REG(PORTB,12)
|
|
#define PORTB_PCR13 PORT_PCR_REG(PORTB,13)
|
|
#define PORTB_PCR14 PORT_PCR_REG(PORTB,14)
|
|
#define PORTB_PCR15 PORT_PCR_REG(PORTB,15)
|
|
#define PORTB_PCR16 PORT_PCR_REG(PORTB,16)
|
|
#define PORTB_PCR17 PORT_PCR_REG(PORTB,17)
|
|
#define PORTB_PCR18 PORT_PCR_REG(PORTB,18)
|
|
#define PORTB_PCR19 PORT_PCR_REG(PORTB,19)
|
|
#define PORTB_PCR20 PORT_PCR_REG(PORTB,20)
|
|
#define PORTB_PCR21 PORT_PCR_REG(PORTB,21)
|
|
#define PORTB_PCR22 PORT_PCR_REG(PORTB,22)
|
|
#define PORTB_PCR23 PORT_PCR_REG(PORTB,23)
|
|
#define PORTB_PCR24 PORT_PCR_REG(PORTB,24)
|
|
#define PORTB_PCR25 PORT_PCR_REG(PORTB,25)
|
|
#define PORTB_PCR26 PORT_PCR_REG(PORTB,26)
|
|
#define PORTB_PCR27 PORT_PCR_REG(PORTB,27)
|
|
#define PORTB_PCR28 PORT_PCR_REG(PORTB,28)
|
|
#define PORTB_PCR29 PORT_PCR_REG(PORTB,29)
|
|
#define PORTB_PCR30 PORT_PCR_REG(PORTB,30)
|
|
#define PORTB_PCR31 PORT_PCR_REG(PORTB,31)
|
|
#define PORTB_GPCLR PORT_GPCLR_REG(PORTB)
|
|
#define PORTB_GPCHR PORT_GPCHR_REG(PORTB)
|
|
#define PORTB_ISFR PORT_ISFR_REG(PORTB)
|
|
/* PORTC */
|
|
#define PORTC_PCR0 PORT_PCR_REG(PORTC,0)
|
|
#define PORTC_PCR1 PORT_PCR_REG(PORTC,1)
|
|
#define PORTC_PCR2 PORT_PCR_REG(PORTC,2)
|
|
#define PORTC_PCR3 PORT_PCR_REG(PORTC,3)
|
|
#define PORTC_PCR4 PORT_PCR_REG(PORTC,4)
|
|
#define PORTC_PCR5 PORT_PCR_REG(PORTC,5)
|
|
#define PORTC_PCR6 PORT_PCR_REG(PORTC,6)
|
|
#define PORTC_PCR7 PORT_PCR_REG(PORTC,7)
|
|
#define PORTC_PCR8 PORT_PCR_REG(PORTC,8)
|
|
#define PORTC_PCR9 PORT_PCR_REG(PORTC,9)
|
|
#define PORTC_PCR10 PORT_PCR_REG(PORTC,10)
|
|
#define PORTC_PCR11 PORT_PCR_REG(PORTC,11)
|
|
#define PORTC_PCR12 PORT_PCR_REG(PORTC,12)
|
|
#define PORTC_PCR13 PORT_PCR_REG(PORTC,13)
|
|
#define PORTC_PCR14 PORT_PCR_REG(PORTC,14)
|
|
#define PORTC_PCR15 PORT_PCR_REG(PORTC,15)
|
|
#define PORTC_PCR16 PORT_PCR_REG(PORTC,16)
|
|
#define PORTC_PCR17 PORT_PCR_REG(PORTC,17)
|
|
#define PORTC_PCR18 PORT_PCR_REG(PORTC,18)
|
|
#define PORTC_PCR19 PORT_PCR_REG(PORTC,19)
|
|
#define PORTC_PCR20 PORT_PCR_REG(PORTC,20)
|
|
#define PORTC_PCR21 PORT_PCR_REG(PORTC,21)
|
|
#define PORTC_PCR22 PORT_PCR_REG(PORTC,22)
|
|
#define PORTC_PCR23 PORT_PCR_REG(PORTC,23)
|
|
#define PORTC_PCR24 PORT_PCR_REG(PORTC,24)
|
|
#define PORTC_PCR25 PORT_PCR_REG(PORTC,25)
|
|
#define PORTC_PCR26 PORT_PCR_REG(PORTC,26)
|
|
#define PORTC_PCR27 PORT_PCR_REG(PORTC,27)
|
|
#define PORTC_PCR28 PORT_PCR_REG(PORTC,28)
|
|
#define PORTC_PCR29 PORT_PCR_REG(PORTC,29)
|
|
#define PORTC_PCR30 PORT_PCR_REG(PORTC,30)
|
|
#define PORTC_PCR31 PORT_PCR_REG(PORTC,31)
|
|
#define PORTC_GPCLR PORT_GPCLR_REG(PORTC)
|
|
#define PORTC_GPCHR PORT_GPCHR_REG(PORTC)
|
|
#define PORTC_ISFR PORT_ISFR_REG(PORTC)
|
|
/* PORTD */
|
|
#define PORTD_PCR0 PORT_PCR_REG(PORTD,0)
|
|
#define PORTD_PCR1 PORT_PCR_REG(PORTD,1)
|
|
#define PORTD_PCR2 PORT_PCR_REG(PORTD,2)
|
|
#define PORTD_PCR3 PORT_PCR_REG(PORTD,3)
|
|
#define PORTD_PCR4 PORT_PCR_REG(PORTD,4)
|
|
#define PORTD_PCR5 PORT_PCR_REG(PORTD,5)
|
|
#define PORTD_PCR6 PORT_PCR_REG(PORTD,6)
|
|
#define PORTD_PCR7 PORT_PCR_REG(PORTD,7)
|
|
#define PORTD_PCR8 PORT_PCR_REG(PORTD,8)
|
|
#define PORTD_PCR9 PORT_PCR_REG(PORTD,9)
|
|
#define PORTD_PCR10 PORT_PCR_REG(PORTD,10)
|
|
#define PORTD_PCR11 PORT_PCR_REG(PORTD,11)
|
|
#define PORTD_PCR12 PORT_PCR_REG(PORTD,12)
|
|
#define PORTD_PCR13 PORT_PCR_REG(PORTD,13)
|
|
#define PORTD_PCR14 PORT_PCR_REG(PORTD,14)
|
|
#define PORTD_PCR15 PORT_PCR_REG(PORTD,15)
|
|
#define PORTD_PCR16 PORT_PCR_REG(PORTD,16)
|
|
#define PORTD_PCR17 PORT_PCR_REG(PORTD,17)
|
|
#define PORTD_PCR18 PORT_PCR_REG(PORTD,18)
|
|
#define PORTD_PCR19 PORT_PCR_REG(PORTD,19)
|
|
#define PORTD_PCR20 PORT_PCR_REG(PORTD,20)
|
|
#define PORTD_PCR21 PORT_PCR_REG(PORTD,21)
|
|
#define PORTD_PCR22 PORT_PCR_REG(PORTD,22)
|
|
#define PORTD_PCR23 PORT_PCR_REG(PORTD,23)
|
|
#define PORTD_PCR24 PORT_PCR_REG(PORTD,24)
|
|
#define PORTD_PCR25 PORT_PCR_REG(PORTD,25)
|
|
#define PORTD_PCR26 PORT_PCR_REG(PORTD,26)
|
|
#define PORTD_PCR27 PORT_PCR_REG(PORTD,27)
|
|
#define PORTD_PCR28 PORT_PCR_REG(PORTD,28)
|
|
#define PORTD_PCR29 PORT_PCR_REG(PORTD,29)
|
|
#define PORTD_PCR30 PORT_PCR_REG(PORTD,30)
|
|
#define PORTD_PCR31 PORT_PCR_REG(PORTD,31)
|
|
#define PORTD_GPCLR PORT_GPCLR_REG(PORTD)
|
|
#define PORTD_GPCHR PORT_GPCHR_REG(PORTD)
|
|
#define PORTD_ISFR PORT_ISFR_REG(PORTD)
|
|
/* PORTE */
|
|
#define PORTE_PCR0 PORT_PCR_REG(PORTE,0)
|
|
#define PORTE_PCR1 PORT_PCR_REG(PORTE,1)
|
|
#define PORTE_PCR2 PORT_PCR_REG(PORTE,2)
|
|
#define PORTE_PCR3 PORT_PCR_REG(PORTE,3)
|
|
#define PORTE_PCR4 PORT_PCR_REG(PORTE,4)
|
|
#define PORTE_PCR5 PORT_PCR_REG(PORTE,5)
|
|
#define PORTE_PCR6 PORT_PCR_REG(PORTE,6)
|
|
#define PORTE_PCR7 PORT_PCR_REG(PORTE,7)
|
|
#define PORTE_PCR8 PORT_PCR_REG(PORTE,8)
|
|
#define PORTE_PCR9 PORT_PCR_REG(PORTE,9)
|
|
#define PORTE_PCR10 PORT_PCR_REG(PORTE,10)
|
|
#define PORTE_PCR11 PORT_PCR_REG(PORTE,11)
|
|
#define PORTE_PCR12 PORT_PCR_REG(PORTE,12)
|
|
#define PORTE_PCR13 PORT_PCR_REG(PORTE,13)
|
|
#define PORTE_PCR14 PORT_PCR_REG(PORTE,14)
|
|
#define PORTE_PCR15 PORT_PCR_REG(PORTE,15)
|
|
#define PORTE_PCR16 PORT_PCR_REG(PORTE,16)
|
|
#define PORTE_PCR17 PORT_PCR_REG(PORTE,17)
|
|
#define PORTE_PCR18 PORT_PCR_REG(PORTE,18)
|
|
#define PORTE_PCR19 PORT_PCR_REG(PORTE,19)
|
|
#define PORTE_PCR20 PORT_PCR_REG(PORTE,20)
|
|
#define PORTE_PCR21 PORT_PCR_REG(PORTE,21)
|
|
#define PORTE_PCR22 PORT_PCR_REG(PORTE,22)
|
|
#define PORTE_PCR23 PORT_PCR_REG(PORTE,23)
|
|
#define PORTE_PCR24 PORT_PCR_REG(PORTE,24)
|
|
#define PORTE_PCR25 PORT_PCR_REG(PORTE,25)
|
|
#define PORTE_PCR26 PORT_PCR_REG(PORTE,26)
|
|
#define PORTE_PCR27 PORT_PCR_REG(PORTE,27)
|
|
#define PORTE_PCR28 PORT_PCR_REG(PORTE,28)
|
|
#define PORTE_PCR29 PORT_PCR_REG(PORTE,29)
|
|
#define PORTE_PCR30 PORT_PCR_REG(PORTE,30)
|
|
#define PORTE_PCR31 PORT_PCR_REG(PORTE,31)
|
|
#define PORTE_GPCLR PORT_GPCLR_REG(PORTE)
|
|
#define PORTE_GPCHR PORT_GPCHR_REG(PORTE)
|
|
#define PORTE_ISFR PORT_ISFR_REG(PORTE)
|
|
|
|
/* PORT - Register array accessors */
|
|
#define PORTA_PCR(index) PORT_PCR_REG(PORTA,index)
|
|
#define PORTB_PCR(index) PORT_PCR_REG(PORTB,index)
|
|
#define PORTC_PCR(index) PORT_PCR_REG(PORTC,index)
|
|
#define PORTD_PCR(index) PORT_PCR_REG(PORTD,index)
|
|
#define PORTE_PCR(index) PORT_PCR_REG(PORTE,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PORT_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group PORT_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RCM Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** RCM - Register Layout Typedef */
|
|
typedef struct {
|
|
__I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
|
|
__I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
|
|
uint8_t RESERVED_0[2];
|
|
__IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
|
|
__IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
|
|
} RCM_Type, *RCM_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RCM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RCM_Register_Accessor_Macros RCM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* RCM - Register accessors */
|
|
#define RCM_SRS0_REG(base) ((base)->SRS0)
|
|
#define RCM_SRS1_REG(base) ((base)->SRS1)
|
|
#define RCM_RPFC_REG(base) ((base)->RPFC)
|
|
#define RCM_RPFW_REG(base) ((base)->RPFW)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RCM_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RCM Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RCM_Register_Masks RCM Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* SRS0 Bit Fields */
|
|
#define RCM_SRS0_WAKEUP_MASK 0x1u
|
|
#define RCM_SRS0_WAKEUP_SHIFT 0
|
|
#define RCM_SRS0_WAKEUP_WIDTH 1
|
|
#define RCM_SRS0_WAKEUP(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_WAKEUP_SHIFT))&RCM_SRS0_WAKEUP_MASK)
|
|
#define RCM_SRS0_LVD_MASK 0x2u
|
|
#define RCM_SRS0_LVD_SHIFT 1
|
|
#define RCM_SRS0_LVD_WIDTH 1
|
|
#define RCM_SRS0_LVD(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_LVD_SHIFT))&RCM_SRS0_LVD_MASK)
|
|
#define RCM_SRS0_LOC_MASK 0x4u
|
|
#define RCM_SRS0_LOC_SHIFT 2
|
|
#define RCM_SRS0_LOC_WIDTH 1
|
|
#define RCM_SRS0_LOC(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_LOC_SHIFT))&RCM_SRS0_LOC_MASK)
|
|
#define RCM_SRS0_LOL_MASK 0x8u
|
|
#define RCM_SRS0_LOL_SHIFT 3
|
|
#define RCM_SRS0_LOL_WIDTH 1
|
|
#define RCM_SRS0_LOL(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_LOL_SHIFT))&RCM_SRS0_LOL_MASK)
|
|
#define RCM_SRS0_WDOG_MASK 0x20u
|
|
#define RCM_SRS0_WDOG_SHIFT 5
|
|
#define RCM_SRS0_WDOG_WIDTH 1
|
|
#define RCM_SRS0_WDOG(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_WDOG_SHIFT))&RCM_SRS0_WDOG_MASK)
|
|
#define RCM_SRS0_PIN_MASK 0x40u
|
|
#define RCM_SRS0_PIN_SHIFT 6
|
|
#define RCM_SRS0_PIN_WIDTH 1
|
|
#define RCM_SRS0_PIN(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_PIN_SHIFT))&RCM_SRS0_PIN_MASK)
|
|
#define RCM_SRS0_POR_MASK 0x80u
|
|
#define RCM_SRS0_POR_SHIFT 7
|
|
#define RCM_SRS0_POR_WIDTH 1
|
|
#define RCM_SRS0_POR(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS0_POR_SHIFT))&RCM_SRS0_POR_MASK)
|
|
/* SRS1 Bit Fields */
|
|
#define RCM_SRS1_LOCKUP_MASK 0x2u
|
|
#define RCM_SRS1_LOCKUP_SHIFT 1
|
|
#define RCM_SRS1_LOCKUP_WIDTH 1
|
|
#define RCM_SRS1_LOCKUP(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS1_LOCKUP_SHIFT))&RCM_SRS1_LOCKUP_MASK)
|
|
#define RCM_SRS1_SW_MASK 0x4u
|
|
#define RCM_SRS1_SW_SHIFT 2
|
|
#define RCM_SRS1_SW_WIDTH 1
|
|
#define RCM_SRS1_SW(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS1_SW_SHIFT))&RCM_SRS1_SW_MASK)
|
|
#define RCM_SRS1_MDM_AP_MASK 0x8u
|
|
#define RCM_SRS1_MDM_AP_SHIFT 3
|
|
#define RCM_SRS1_MDM_AP_WIDTH 1
|
|
#define RCM_SRS1_MDM_AP(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS1_MDM_AP_SHIFT))&RCM_SRS1_MDM_AP_MASK)
|
|
#define RCM_SRS1_SACKERR_MASK 0x20u
|
|
#define RCM_SRS1_SACKERR_SHIFT 5
|
|
#define RCM_SRS1_SACKERR_WIDTH 1
|
|
#define RCM_SRS1_SACKERR(x) (((uint8_t)(((uint8_t)(x))<<RCM_SRS1_SACKERR_SHIFT))&RCM_SRS1_SACKERR_MASK)
|
|
/* RPFC Bit Fields */
|
|
#define RCM_RPFC_RSTFLTSRW_MASK 0x3u
|
|
#define RCM_RPFC_RSTFLTSRW_SHIFT 0
|
|
#define RCM_RPFC_RSTFLTSRW_WIDTH 2
|
|
#define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSRW_SHIFT))&RCM_RPFC_RSTFLTSRW_MASK)
|
|
#define RCM_RPFC_RSTFLTSS_MASK 0x4u
|
|
#define RCM_RPFC_RSTFLTSS_SHIFT 2
|
|
#define RCM_RPFC_RSTFLTSS_WIDTH 1
|
|
#define RCM_RPFC_RSTFLTSS(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFC_RSTFLTSS_SHIFT))&RCM_RPFC_RSTFLTSS_MASK)
|
|
/* RPFW Bit Fields */
|
|
#define RCM_RPFW_RSTFLTSEL_MASK 0x1Fu
|
|
#define RCM_RPFW_RSTFLTSEL_SHIFT 0
|
|
#define RCM_RPFW_RSTFLTSEL_WIDTH 5
|
|
#define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x))<<RCM_RPFW_RSTFLTSEL_SHIFT))&RCM_RPFW_RSTFLTSEL_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RCM_Register_Masks */
|
|
|
|
|
|
/* RCM - Peripheral instance base addresses */
|
|
/** Peripheral RCM base address */
|
|
#define RCM_BASE (0x4007F000u)
|
|
/** Peripheral RCM base pointer */
|
|
#define RCM ((RCM_Type *)RCM_BASE)
|
|
#define RCM_BASE_PTR (RCM)
|
|
/** Array initializer of RCM peripheral base addresses */
|
|
#define RCM_BASE_ADDRS { RCM_BASE }
|
|
/** Array initializer of RCM peripheral base pointers */
|
|
#define RCM_BASE_PTRS { RCM }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RCM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RCM_Register_Accessor_Macros RCM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* RCM - Register instance definitions */
|
|
/* RCM */
|
|
#define RCM_SRS0 RCM_SRS0_REG(RCM)
|
|
#define RCM_SRS1 RCM_SRS1_REG(RCM)
|
|
#define RCM_RPFC RCM_RPFC_REG(RCM)
|
|
#define RCM_RPFW RCM_RPFW_REG(RCM)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RCM_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RCM_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ROM Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ROM_Peripheral_Access_Layer ROM Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** ROM - Register Layout Typedef */
|
|
typedef struct {
|
|
__I uint32_t ENTRY[3]; /**< Entry, array offset: 0x0, array step: 0x4 */
|
|
__I uint32_t TABLEMARK; /**< End of Table Marker Register, offset: 0xC */
|
|
uint8_t RESERVED_0[4028];
|
|
__I uint32_t SYSACCESS; /**< System Access Register, offset: 0xFCC */
|
|
__I uint32_t PERIPHID4; /**< Peripheral ID Register, offset: 0xFD0 */
|
|
__I uint32_t PERIPHID5; /**< Peripheral ID Register, offset: 0xFD4 */
|
|
__I uint32_t PERIPHID6; /**< Peripheral ID Register, offset: 0xFD8 */
|
|
__I uint32_t PERIPHID7; /**< Peripheral ID Register, offset: 0xFDC */
|
|
__I uint32_t PERIPHID0; /**< Peripheral ID Register, offset: 0xFE0 */
|
|
__I uint32_t PERIPHID1; /**< Peripheral ID Register, offset: 0xFE4 */
|
|
__I uint32_t PERIPHID2; /**< Peripheral ID Register, offset: 0xFE8 */
|
|
__I uint32_t PERIPHID3; /**< Peripheral ID Register, offset: 0xFEC */
|
|
__I uint32_t COMPID[4]; /**< Component ID Register, array offset: 0xFF0, array step: 0x4 */
|
|
} ROM_Type, *ROM_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ROM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ROM_Register_Accessor_Macros ROM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* ROM - Register accessors */
|
|
#define ROM_ENTRY_REG(base,index) ((base)->ENTRY[index])
|
|
#define ROM_ENTRY_COUNT 3
|
|
#define ROM_TABLEMARK_REG(base) ((base)->TABLEMARK)
|
|
#define ROM_SYSACCESS_REG(base) ((base)->SYSACCESS)
|
|
#define ROM_PERIPHID4_REG(base) ((base)->PERIPHID4)
|
|
#define ROM_PERIPHID5_REG(base) ((base)->PERIPHID5)
|
|
#define ROM_PERIPHID6_REG(base) ((base)->PERIPHID6)
|
|
#define ROM_PERIPHID7_REG(base) ((base)->PERIPHID7)
|
|
#define ROM_PERIPHID0_REG(base) ((base)->PERIPHID0)
|
|
#define ROM_PERIPHID1_REG(base) ((base)->PERIPHID1)
|
|
#define ROM_PERIPHID2_REG(base) ((base)->PERIPHID2)
|
|
#define ROM_PERIPHID3_REG(base) ((base)->PERIPHID3)
|
|
#define ROM_COMPID_REG(base,index) ((base)->COMPID[index])
|
|
#define ROM_COMPID_COUNT 4
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ROM_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ROM Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ROM_Register_Masks ROM Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* ENTRY Bit Fields */
|
|
#define ROM_ENTRY_ENTRY_MASK 0xFFFFFFFFu
|
|
#define ROM_ENTRY_ENTRY_SHIFT 0
|
|
#define ROM_ENTRY_ENTRY_WIDTH 32
|
|
#define ROM_ENTRY_ENTRY(x) (((uint32_t)(((uint32_t)(x))<<ROM_ENTRY_ENTRY_SHIFT))&ROM_ENTRY_ENTRY_MASK)
|
|
/* TABLEMARK Bit Fields */
|
|
#define ROM_TABLEMARK_MARK_MASK 0xFFFFFFFFu
|
|
#define ROM_TABLEMARK_MARK_SHIFT 0
|
|
#define ROM_TABLEMARK_MARK_WIDTH 32
|
|
#define ROM_TABLEMARK_MARK(x) (((uint32_t)(((uint32_t)(x))<<ROM_TABLEMARK_MARK_SHIFT))&ROM_TABLEMARK_MARK_MASK)
|
|
/* SYSACCESS Bit Fields */
|
|
#define ROM_SYSACCESS_SYSACCESS_MASK 0xFFFFFFFFu
|
|
#define ROM_SYSACCESS_SYSACCESS_SHIFT 0
|
|
#define ROM_SYSACCESS_SYSACCESS_WIDTH 32
|
|
#define ROM_SYSACCESS_SYSACCESS(x) (((uint32_t)(((uint32_t)(x))<<ROM_SYSACCESS_SYSACCESS_SHIFT))&ROM_SYSACCESS_SYSACCESS_MASK)
|
|
/* PERIPHID4 Bit Fields */
|
|
#define ROM_PERIPHID4_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID4_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID4_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID4_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID4_PERIPHID_SHIFT))&ROM_PERIPHID4_PERIPHID_MASK)
|
|
/* PERIPHID5 Bit Fields */
|
|
#define ROM_PERIPHID5_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID5_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID5_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID5_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID5_PERIPHID_SHIFT))&ROM_PERIPHID5_PERIPHID_MASK)
|
|
/* PERIPHID6 Bit Fields */
|
|
#define ROM_PERIPHID6_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID6_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID6_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID6_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID6_PERIPHID_SHIFT))&ROM_PERIPHID6_PERIPHID_MASK)
|
|
/* PERIPHID7 Bit Fields */
|
|
#define ROM_PERIPHID7_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID7_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID7_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID7_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID7_PERIPHID_SHIFT))&ROM_PERIPHID7_PERIPHID_MASK)
|
|
/* PERIPHID0 Bit Fields */
|
|
#define ROM_PERIPHID0_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID0_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID0_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID0_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID0_PERIPHID_SHIFT))&ROM_PERIPHID0_PERIPHID_MASK)
|
|
/* PERIPHID1 Bit Fields */
|
|
#define ROM_PERIPHID1_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID1_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID1_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID1_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID1_PERIPHID_SHIFT))&ROM_PERIPHID1_PERIPHID_MASK)
|
|
/* PERIPHID2 Bit Fields */
|
|
#define ROM_PERIPHID2_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID2_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID2_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID2_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID2_PERIPHID_SHIFT))&ROM_PERIPHID2_PERIPHID_MASK)
|
|
/* PERIPHID3 Bit Fields */
|
|
#define ROM_PERIPHID3_PERIPHID_MASK 0xFFFFFFFFu
|
|
#define ROM_PERIPHID3_PERIPHID_SHIFT 0
|
|
#define ROM_PERIPHID3_PERIPHID_WIDTH 32
|
|
#define ROM_PERIPHID3_PERIPHID(x) (((uint32_t)(((uint32_t)(x))<<ROM_PERIPHID3_PERIPHID_SHIFT))&ROM_PERIPHID3_PERIPHID_MASK)
|
|
/* COMPID Bit Fields */
|
|
#define ROM_COMPID_COMPID_MASK 0xFFFFFFFFu
|
|
#define ROM_COMPID_COMPID_SHIFT 0
|
|
#define ROM_COMPID_COMPID_WIDTH 32
|
|
#define ROM_COMPID_COMPID(x) (((uint32_t)(((uint32_t)(x))<<ROM_COMPID_COMPID_SHIFT))&ROM_COMPID_COMPID_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ROM_Register_Masks */
|
|
|
|
|
|
/* ROM - Peripheral instance base addresses */
|
|
/** Peripheral ROM base address */
|
|
#define ROM_BASE (0xF0002000u)
|
|
/** Peripheral ROM base pointer */
|
|
#define ROM ((ROM_Type *)ROM_BASE)
|
|
#define ROM_BASE_PTR (ROM)
|
|
/** Array initializer of ROM peripheral base addresses */
|
|
#define ROM_BASE_ADDRS { ROM_BASE }
|
|
/** Array initializer of ROM peripheral base pointers */
|
|
#define ROM_BASE_PTRS { ROM }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- ROM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup ROM_Register_Accessor_Macros ROM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* ROM - Register instance definitions */
|
|
/* ROM */
|
|
#define ROM_ENTRY0 ROM_ENTRY_REG(ROM,0)
|
|
#define ROM_ENTRY1 ROM_ENTRY_REG(ROM,1)
|
|
#define ROM_ENTRY2 ROM_ENTRY_REG(ROM,2)
|
|
#define ROM_TABLEMARK ROM_TABLEMARK_REG(ROM)
|
|
#define ROM_SYSACCESS ROM_SYSACCESS_REG(ROM)
|
|
#define ROM_PERIPHID4 ROM_PERIPHID4_REG(ROM)
|
|
#define ROM_PERIPHID5 ROM_PERIPHID5_REG(ROM)
|
|
#define ROM_PERIPHID6 ROM_PERIPHID6_REG(ROM)
|
|
#define ROM_PERIPHID7 ROM_PERIPHID7_REG(ROM)
|
|
#define ROM_PERIPHID0 ROM_PERIPHID0_REG(ROM)
|
|
#define ROM_PERIPHID1 ROM_PERIPHID1_REG(ROM)
|
|
#define ROM_PERIPHID2 ROM_PERIPHID2_REG(ROM)
|
|
#define ROM_PERIPHID3 ROM_PERIPHID3_REG(ROM)
|
|
#define ROM_COMPID0 ROM_COMPID_REG(ROM,0)
|
|
#define ROM_COMPID1 ROM_COMPID_REG(ROM,1)
|
|
#define ROM_COMPID2 ROM_COMPID_REG(ROM,2)
|
|
#define ROM_COMPID3 ROM_COMPID_REG(ROM,3)
|
|
|
|
/* ROM - Register array accessors */
|
|
#define ROM_ENTRY(index) ROM_ENTRY_REG(ROM,index)
|
|
#define ROM_COMPID(index) ROM_COMPID_REG(ROM,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ROM_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group ROM_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RTC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** RTC - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
|
|
__IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
|
|
__IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
|
|
__IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
|
|
__IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
|
|
__IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
|
|
__IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
|
|
__IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
|
|
} RTC_Type, *RTC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RTC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RTC_Register_Accessor_Macros RTC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* RTC - Register accessors */
|
|
#define RTC_TSR_REG(base) ((base)->TSR)
|
|
#define RTC_TPR_REG(base) ((base)->TPR)
|
|
#define RTC_TAR_REG(base) ((base)->TAR)
|
|
#define RTC_TCR_REG(base) ((base)->TCR)
|
|
#define RTC_CR_REG(base) ((base)->CR)
|
|
#define RTC_SR_REG(base) ((base)->SR)
|
|
#define RTC_LR_REG(base) ((base)->LR)
|
|
#define RTC_IER_REG(base) ((base)->IER)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RTC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RTC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RTC_Register_Masks RTC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* TSR Bit Fields */
|
|
#define RTC_TSR_TSR_MASK 0xFFFFFFFFu
|
|
#define RTC_TSR_TSR_SHIFT 0
|
|
#define RTC_TSR_TSR_WIDTH 32
|
|
#define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TSR_TSR_SHIFT))&RTC_TSR_TSR_MASK)
|
|
/* TPR Bit Fields */
|
|
#define RTC_TPR_TPR_MASK 0xFFFFu
|
|
#define RTC_TPR_TPR_SHIFT 0
|
|
#define RTC_TPR_TPR_WIDTH 16
|
|
#define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TPR_TPR_SHIFT))&RTC_TPR_TPR_MASK)
|
|
/* TAR Bit Fields */
|
|
#define RTC_TAR_TAR_MASK 0xFFFFFFFFu
|
|
#define RTC_TAR_TAR_SHIFT 0
|
|
#define RTC_TAR_TAR_WIDTH 32
|
|
#define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TAR_TAR_SHIFT))&RTC_TAR_TAR_MASK)
|
|
/* TCR Bit Fields */
|
|
#define RTC_TCR_TCR_MASK 0xFFu
|
|
#define RTC_TCR_TCR_SHIFT 0
|
|
#define RTC_TCR_TCR_WIDTH 8
|
|
#define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCR_SHIFT))&RTC_TCR_TCR_MASK)
|
|
#define RTC_TCR_CIR_MASK 0xFF00u
|
|
#define RTC_TCR_CIR_SHIFT 8
|
|
#define RTC_TCR_CIR_WIDTH 8
|
|
#define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIR_SHIFT))&RTC_TCR_CIR_MASK)
|
|
#define RTC_TCR_TCV_MASK 0xFF0000u
|
|
#define RTC_TCR_TCV_SHIFT 16
|
|
#define RTC_TCR_TCV_WIDTH 8
|
|
#define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_TCV_SHIFT))&RTC_TCR_TCV_MASK)
|
|
#define RTC_TCR_CIC_MASK 0xFF000000u
|
|
#define RTC_TCR_CIC_SHIFT 24
|
|
#define RTC_TCR_CIC_WIDTH 8
|
|
#define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x))<<RTC_TCR_CIC_SHIFT))&RTC_TCR_CIC_MASK)
|
|
/* CR Bit Fields */
|
|
#define RTC_CR_SWR_MASK 0x1u
|
|
#define RTC_CR_SWR_SHIFT 0
|
|
#define RTC_CR_SWR_WIDTH 1
|
|
#define RTC_CR_SWR(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SWR_SHIFT))&RTC_CR_SWR_MASK)
|
|
#define RTC_CR_WPE_MASK 0x2u
|
|
#define RTC_CR_WPE_SHIFT 1
|
|
#define RTC_CR_WPE_WIDTH 1
|
|
#define RTC_CR_WPE(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_WPE_SHIFT))&RTC_CR_WPE_MASK)
|
|
#define RTC_CR_SUP_MASK 0x4u
|
|
#define RTC_CR_SUP_SHIFT 2
|
|
#define RTC_CR_SUP_WIDTH 1
|
|
#define RTC_CR_SUP(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SUP_SHIFT))&RTC_CR_SUP_MASK)
|
|
#define RTC_CR_UM_MASK 0x8u
|
|
#define RTC_CR_UM_SHIFT 3
|
|
#define RTC_CR_UM_WIDTH 1
|
|
#define RTC_CR_UM(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_UM_SHIFT))&RTC_CR_UM_MASK)
|
|
#define RTC_CR_OSCE_MASK 0x100u
|
|
#define RTC_CR_OSCE_SHIFT 8
|
|
#define RTC_CR_OSCE_WIDTH 1
|
|
#define RTC_CR_OSCE(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_OSCE_SHIFT))&RTC_CR_OSCE_MASK)
|
|
#define RTC_CR_CLKO_MASK 0x200u
|
|
#define RTC_CR_CLKO_SHIFT 9
|
|
#define RTC_CR_CLKO_WIDTH 1
|
|
#define RTC_CR_CLKO(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_CLKO_SHIFT))&RTC_CR_CLKO_MASK)
|
|
#define RTC_CR_SC16P_MASK 0x400u
|
|
#define RTC_CR_SC16P_SHIFT 10
|
|
#define RTC_CR_SC16P_WIDTH 1
|
|
#define RTC_CR_SC16P(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SC16P_SHIFT))&RTC_CR_SC16P_MASK)
|
|
#define RTC_CR_SC8P_MASK 0x800u
|
|
#define RTC_CR_SC8P_SHIFT 11
|
|
#define RTC_CR_SC8P_WIDTH 1
|
|
#define RTC_CR_SC8P(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SC8P_SHIFT))&RTC_CR_SC8P_MASK)
|
|
#define RTC_CR_SC4P_MASK 0x1000u
|
|
#define RTC_CR_SC4P_SHIFT 12
|
|
#define RTC_CR_SC4P_WIDTH 1
|
|
#define RTC_CR_SC4P(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SC4P_SHIFT))&RTC_CR_SC4P_MASK)
|
|
#define RTC_CR_SC2P_MASK 0x2000u
|
|
#define RTC_CR_SC2P_SHIFT 13
|
|
#define RTC_CR_SC2P_WIDTH 1
|
|
#define RTC_CR_SC2P(x) (((uint32_t)(((uint32_t)(x))<<RTC_CR_SC2P_SHIFT))&RTC_CR_SC2P_MASK)
|
|
/* SR Bit Fields */
|
|
#define RTC_SR_TIF_MASK 0x1u
|
|
#define RTC_SR_TIF_SHIFT 0
|
|
#define RTC_SR_TIF_WIDTH 1
|
|
#define RTC_SR_TIF(x) (((uint32_t)(((uint32_t)(x))<<RTC_SR_TIF_SHIFT))&RTC_SR_TIF_MASK)
|
|
#define RTC_SR_TOF_MASK 0x2u
|
|
#define RTC_SR_TOF_SHIFT 1
|
|
#define RTC_SR_TOF_WIDTH 1
|
|
#define RTC_SR_TOF(x) (((uint32_t)(((uint32_t)(x))<<RTC_SR_TOF_SHIFT))&RTC_SR_TOF_MASK)
|
|
#define RTC_SR_TAF_MASK 0x4u
|
|
#define RTC_SR_TAF_SHIFT 2
|
|
#define RTC_SR_TAF_WIDTH 1
|
|
#define RTC_SR_TAF(x) (((uint32_t)(((uint32_t)(x))<<RTC_SR_TAF_SHIFT))&RTC_SR_TAF_MASK)
|
|
#define RTC_SR_TCE_MASK 0x10u
|
|
#define RTC_SR_TCE_SHIFT 4
|
|
#define RTC_SR_TCE_WIDTH 1
|
|
#define RTC_SR_TCE(x) (((uint32_t)(((uint32_t)(x))<<RTC_SR_TCE_SHIFT))&RTC_SR_TCE_MASK)
|
|
/* LR Bit Fields */
|
|
#define RTC_LR_TCL_MASK 0x8u
|
|
#define RTC_LR_TCL_SHIFT 3
|
|
#define RTC_LR_TCL_WIDTH 1
|
|
#define RTC_LR_TCL(x) (((uint32_t)(((uint32_t)(x))<<RTC_LR_TCL_SHIFT))&RTC_LR_TCL_MASK)
|
|
#define RTC_LR_CRL_MASK 0x10u
|
|
#define RTC_LR_CRL_SHIFT 4
|
|
#define RTC_LR_CRL_WIDTH 1
|
|
#define RTC_LR_CRL(x) (((uint32_t)(((uint32_t)(x))<<RTC_LR_CRL_SHIFT))&RTC_LR_CRL_MASK)
|
|
#define RTC_LR_SRL_MASK 0x20u
|
|
#define RTC_LR_SRL_SHIFT 5
|
|
#define RTC_LR_SRL_WIDTH 1
|
|
#define RTC_LR_SRL(x) (((uint32_t)(((uint32_t)(x))<<RTC_LR_SRL_SHIFT))&RTC_LR_SRL_MASK)
|
|
#define RTC_LR_LRL_MASK 0x40u
|
|
#define RTC_LR_LRL_SHIFT 6
|
|
#define RTC_LR_LRL_WIDTH 1
|
|
#define RTC_LR_LRL(x) (((uint32_t)(((uint32_t)(x))<<RTC_LR_LRL_SHIFT))&RTC_LR_LRL_MASK)
|
|
/* IER Bit Fields */
|
|
#define RTC_IER_TIIE_MASK 0x1u
|
|
#define RTC_IER_TIIE_SHIFT 0
|
|
#define RTC_IER_TIIE_WIDTH 1
|
|
#define RTC_IER_TIIE(x) (((uint32_t)(((uint32_t)(x))<<RTC_IER_TIIE_SHIFT))&RTC_IER_TIIE_MASK)
|
|
#define RTC_IER_TOIE_MASK 0x2u
|
|
#define RTC_IER_TOIE_SHIFT 1
|
|
#define RTC_IER_TOIE_WIDTH 1
|
|
#define RTC_IER_TOIE(x) (((uint32_t)(((uint32_t)(x))<<RTC_IER_TOIE_SHIFT))&RTC_IER_TOIE_MASK)
|
|
#define RTC_IER_TAIE_MASK 0x4u
|
|
#define RTC_IER_TAIE_SHIFT 2
|
|
#define RTC_IER_TAIE_WIDTH 1
|
|
#define RTC_IER_TAIE(x) (((uint32_t)(((uint32_t)(x))<<RTC_IER_TAIE_SHIFT))&RTC_IER_TAIE_MASK)
|
|
#define RTC_IER_TSIE_MASK 0x10u
|
|
#define RTC_IER_TSIE_SHIFT 4
|
|
#define RTC_IER_TSIE_WIDTH 1
|
|
#define RTC_IER_TSIE(x) (((uint32_t)(((uint32_t)(x))<<RTC_IER_TSIE_SHIFT))&RTC_IER_TSIE_MASK)
|
|
#define RTC_IER_WPON_MASK 0x80u
|
|
#define RTC_IER_WPON_SHIFT 7
|
|
#define RTC_IER_WPON_WIDTH 1
|
|
#define RTC_IER_WPON(x) (((uint32_t)(((uint32_t)(x))<<RTC_IER_WPON_SHIFT))&RTC_IER_WPON_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RTC_Register_Masks */
|
|
|
|
|
|
/* RTC - Peripheral instance base addresses */
|
|
/** Peripheral RTC base address */
|
|
#define RTC_BASE (0x4003D000u)
|
|
/** Peripheral RTC base pointer */
|
|
#define RTC ((RTC_Type *)RTC_BASE)
|
|
#define RTC_BASE_PTR (RTC)
|
|
/** Array initializer of RTC peripheral base addresses */
|
|
#define RTC_BASE_ADDRS { RTC_BASE }
|
|
/** Array initializer of RTC peripheral base pointers */
|
|
#define RTC_BASE_PTRS { RTC }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- RTC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup RTC_Register_Accessor_Macros RTC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* RTC - Register instance definitions */
|
|
/* RTC */
|
|
#define RTC_TSR RTC_TSR_REG(RTC)
|
|
#define RTC_TPR RTC_TPR_REG(RTC)
|
|
#define RTC_TAR RTC_TAR_REG(RTC)
|
|
#define RTC_TCR RTC_TCR_REG(RTC)
|
|
#define RTC_CR RTC_CR_REG(RTC)
|
|
#define RTC_SR RTC_SR_REG(RTC)
|
|
#define RTC_LR RTC_LR_REG(RTC)
|
|
#define RTC_IER RTC_IER_REG(RTC)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RTC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group RTC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SIM Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** SIM - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
|
|
__IO uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
|
|
uint8_t RESERVED_0[4092];
|
|
__IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
|
|
uint8_t RESERVED_1[4];
|
|
__IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
|
|
__IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
|
|
uint8_t RESERVED_2[4];
|
|
__IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
|
|
uint8_t RESERVED_3[8];
|
|
__I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
|
|
uint8_t RESERVED_4[12];
|
|
__IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
|
|
__IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
|
|
__IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
|
|
__IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
|
|
__IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
|
|
uint8_t RESERVED_5[4];
|
|
__IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
|
|
__I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
|
|
uint8_t RESERVED_6[4];
|
|
__I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
|
|
__I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
|
|
__I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
|
|
uint8_t RESERVED_7[156];
|
|
__IO uint32_t COPC; /**< COP Control Register, offset: 0x1100 */
|
|
__O uint32_t SRVCOP; /**< Service COP Register, offset: 0x1104 */
|
|
} SIM_Type, *SIM_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SIM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SIM_Register_Accessor_Macros SIM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SIM - Register accessors */
|
|
#define SIM_SOPT1_REG(base) ((base)->SOPT1)
|
|
#define SIM_SOPT1CFG_REG(base) ((base)->SOPT1CFG)
|
|
#define SIM_SOPT2_REG(base) ((base)->SOPT2)
|
|
#define SIM_SOPT4_REG(base) ((base)->SOPT4)
|
|
#define SIM_SOPT5_REG(base) ((base)->SOPT5)
|
|
#define SIM_SOPT7_REG(base) ((base)->SOPT7)
|
|
#define SIM_SDID_REG(base) ((base)->SDID)
|
|
#define SIM_SCGC4_REG(base) ((base)->SCGC4)
|
|
#define SIM_SCGC5_REG(base) ((base)->SCGC5)
|
|
#define SIM_SCGC6_REG(base) ((base)->SCGC6)
|
|
#define SIM_SCGC7_REG(base) ((base)->SCGC7)
|
|
#define SIM_CLKDIV1_REG(base) ((base)->CLKDIV1)
|
|
#define SIM_FCFG1_REG(base) ((base)->FCFG1)
|
|
#define SIM_FCFG2_REG(base) ((base)->FCFG2)
|
|
#define SIM_UIDMH_REG(base) ((base)->UIDMH)
|
|
#define SIM_UIDML_REG(base) ((base)->UIDML)
|
|
#define SIM_UIDL_REG(base) ((base)->UIDL)
|
|
#define SIM_COPC_REG(base) ((base)->COPC)
|
|
#define SIM_SRVCOP_REG(base) ((base)->SRVCOP)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SIM_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SIM Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SIM_Register_Masks SIM Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* SOPT1 Bit Fields */
|
|
#define SIM_SOPT1_OSC32KSEL_MASK 0xC0000u
|
|
#define SIM_SOPT1_OSC32KSEL_SHIFT 18
|
|
#define SIM_SOPT1_OSC32KSEL_WIDTH 2
|
|
#define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_OSC32KSEL_SHIFT))&SIM_SOPT1_OSC32KSEL_MASK)
|
|
#define SIM_SOPT1_USBVSTBY_MASK 0x20000000u
|
|
#define SIM_SOPT1_USBVSTBY_SHIFT 29
|
|
#define SIM_SOPT1_USBVSTBY_WIDTH 1
|
|
#define SIM_SOPT1_USBVSTBY(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_USBVSTBY_SHIFT))&SIM_SOPT1_USBVSTBY_MASK)
|
|
#define SIM_SOPT1_USBSSTBY_MASK 0x40000000u
|
|
#define SIM_SOPT1_USBSSTBY_SHIFT 30
|
|
#define SIM_SOPT1_USBSSTBY_WIDTH 1
|
|
#define SIM_SOPT1_USBSSTBY(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_USBSSTBY_SHIFT))&SIM_SOPT1_USBSSTBY_MASK)
|
|
#define SIM_SOPT1_USBREGEN_MASK 0x80000000u
|
|
#define SIM_SOPT1_USBREGEN_SHIFT 31
|
|
#define SIM_SOPT1_USBREGEN_WIDTH 1
|
|
#define SIM_SOPT1_USBREGEN(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1_USBREGEN_SHIFT))&SIM_SOPT1_USBREGEN_MASK)
|
|
/* SOPT1CFG Bit Fields */
|
|
#define SIM_SOPT1CFG_URWE_MASK 0x1000000u
|
|
#define SIM_SOPT1CFG_URWE_SHIFT 24
|
|
#define SIM_SOPT1CFG_URWE_WIDTH 1
|
|
#define SIM_SOPT1CFG_URWE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1CFG_URWE_SHIFT))&SIM_SOPT1CFG_URWE_MASK)
|
|
#define SIM_SOPT1CFG_UVSWE_MASK 0x2000000u
|
|
#define SIM_SOPT1CFG_UVSWE_SHIFT 25
|
|
#define SIM_SOPT1CFG_UVSWE_WIDTH 1
|
|
#define SIM_SOPT1CFG_UVSWE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1CFG_UVSWE_SHIFT))&SIM_SOPT1CFG_UVSWE_MASK)
|
|
#define SIM_SOPT1CFG_USSWE_MASK 0x4000000u
|
|
#define SIM_SOPT1CFG_USSWE_SHIFT 26
|
|
#define SIM_SOPT1CFG_USSWE_WIDTH 1
|
|
#define SIM_SOPT1CFG_USSWE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT1CFG_USSWE_SHIFT))&SIM_SOPT1CFG_USSWE_MASK)
|
|
/* SOPT2 Bit Fields */
|
|
#define SIM_SOPT2_RTCCLKOUTSEL_MASK 0x10u
|
|
#define SIM_SOPT2_RTCCLKOUTSEL_SHIFT 4
|
|
#define SIM_SOPT2_RTCCLKOUTSEL_WIDTH 1
|
|
#define SIM_SOPT2_RTCCLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_RTCCLKOUTSEL_SHIFT))&SIM_SOPT2_RTCCLKOUTSEL_MASK)
|
|
#define SIM_SOPT2_CLKOUTSEL_MASK 0xE0u
|
|
#define SIM_SOPT2_CLKOUTSEL_SHIFT 5
|
|
#define SIM_SOPT2_CLKOUTSEL_WIDTH 3
|
|
#define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_CLKOUTSEL_SHIFT))&SIM_SOPT2_CLKOUTSEL_MASK)
|
|
#define SIM_SOPT2_PLLFLLSEL_MASK 0x10000u
|
|
#define SIM_SOPT2_PLLFLLSEL_SHIFT 16
|
|
#define SIM_SOPT2_PLLFLLSEL_WIDTH 1
|
|
#define SIM_SOPT2_PLLFLLSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_PLLFLLSEL_SHIFT))&SIM_SOPT2_PLLFLLSEL_MASK)
|
|
#define SIM_SOPT2_USBSRC_MASK 0x40000u
|
|
#define SIM_SOPT2_USBSRC_SHIFT 18
|
|
#define SIM_SOPT2_USBSRC_WIDTH 1
|
|
#define SIM_SOPT2_USBSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_USBSRC_SHIFT))&SIM_SOPT2_USBSRC_MASK)
|
|
#define SIM_SOPT2_TPMSRC_MASK 0x3000000u
|
|
#define SIM_SOPT2_TPMSRC_SHIFT 24
|
|
#define SIM_SOPT2_TPMSRC_WIDTH 2
|
|
#define SIM_SOPT2_TPMSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_TPMSRC_SHIFT))&SIM_SOPT2_TPMSRC_MASK)
|
|
#define SIM_SOPT2_UART0SRC_MASK 0xC000000u
|
|
#define SIM_SOPT2_UART0SRC_SHIFT 26
|
|
#define SIM_SOPT2_UART0SRC_WIDTH 2
|
|
#define SIM_SOPT2_UART0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT2_UART0SRC_SHIFT))&SIM_SOPT2_UART0SRC_MASK)
|
|
/* SOPT4 Bit Fields */
|
|
#define SIM_SOPT4_TPM1CH0SRC_MASK 0x40000u
|
|
#define SIM_SOPT4_TPM1CH0SRC_SHIFT 18
|
|
#define SIM_SOPT4_TPM1CH0SRC_WIDTH 1
|
|
#define SIM_SOPT4_TPM1CH0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM1CH0SRC_SHIFT))&SIM_SOPT4_TPM1CH0SRC_MASK)
|
|
#define SIM_SOPT4_TPM2CH0SRC_MASK 0x100000u
|
|
#define SIM_SOPT4_TPM2CH0SRC_SHIFT 20
|
|
#define SIM_SOPT4_TPM2CH0SRC_WIDTH 1
|
|
#define SIM_SOPT4_TPM2CH0SRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM2CH0SRC_SHIFT))&SIM_SOPT4_TPM2CH0SRC_MASK)
|
|
#define SIM_SOPT4_TPM0CLKSEL_MASK 0x1000000u
|
|
#define SIM_SOPT4_TPM0CLKSEL_SHIFT 24
|
|
#define SIM_SOPT4_TPM0CLKSEL_WIDTH 1
|
|
#define SIM_SOPT4_TPM0CLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM0CLKSEL_SHIFT))&SIM_SOPT4_TPM0CLKSEL_MASK)
|
|
#define SIM_SOPT4_TPM1CLKSEL_MASK 0x2000000u
|
|
#define SIM_SOPT4_TPM1CLKSEL_SHIFT 25
|
|
#define SIM_SOPT4_TPM1CLKSEL_WIDTH 1
|
|
#define SIM_SOPT4_TPM1CLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM1CLKSEL_SHIFT))&SIM_SOPT4_TPM1CLKSEL_MASK)
|
|
#define SIM_SOPT4_TPM2CLKSEL_MASK 0x4000000u
|
|
#define SIM_SOPT4_TPM2CLKSEL_SHIFT 26
|
|
#define SIM_SOPT4_TPM2CLKSEL_WIDTH 1
|
|
#define SIM_SOPT4_TPM2CLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT4_TPM2CLKSEL_SHIFT))&SIM_SOPT4_TPM2CLKSEL_MASK)
|
|
/* SOPT5 Bit Fields */
|
|
#define SIM_SOPT5_UART0TXSRC_MASK 0x3u
|
|
#define SIM_SOPT5_UART0TXSRC_SHIFT 0
|
|
#define SIM_SOPT5_UART0TXSRC_WIDTH 2
|
|
#define SIM_SOPT5_UART0TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART0TXSRC_SHIFT))&SIM_SOPT5_UART0TXSRC_MASK)
|
|
#define SIM_SOPT5_UART0RXSRC_MASK 0x4u
|
|
#define SIM_SOPT5_UART0RXSRC_SHIFT 2
|
|
#define SIM_SOPT5_UART0RXSRC_WIDTH 1
|
|
#define SIM_SOPT5_UART0RXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART0RXSRC_SHIFT))&SIM_SOPT5_UART0RXSRC_MASK)
|
|
#define SIM_SOPT5_UART1TXSRC_MASK 0x30u
|
|
#define SIM_SOPT5_UART1TXSRC_SHIFT 4
|
|
#define SIM_SOPT5_UART1TXSRC_WIDTH 2
|
|
#define SIM_SOPT5_UART1TXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART1TXSRC_SHIFT))&SIM_SOPT5_UART1TXSRC_MASK)
|
|
#define SIM_SOPT5_UART1RXSRC_MASK 0x40u
|
|
#define SIM_SOPT5_UART1RXSRC_SHIFT 6
|
|
#define SIM_SOPT5_UART1RXSRC_WIDTH 1
|
|
#define SIM_SOPT5_UART1RXSRC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART1RXSRC_SHIFT))&SIM_SOPT5_UART1RXSRC_MASK)
|
|
#define SIM_SOPT5_UART0ODE_MASK 0x10000u
|
|
#define SIM_SOPT5_UART0ODE_SHIFT 16
|
|
#define SIM_SOPT5_UART0ODE_WIDTH 1
|
|
#define SIM_SOPT5_UART0ODE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART0ODE_SHIFT))&SIM_SOPT5_UART0ODE_MASK)
|
|
#define SIM_SOPT5_UART1ODE_MASK 0x20000u
|
|
#define SIM_SOPT5_UART1ODE_SHIFT 17
|
|
#define SIM_SOPT5_UART1ODE_WIDTH 1
|
|
#define SIM_SOPT5_UART1ODE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART1ODE_SHIFT))&SIM_SOPT5_UART1ODE_MASK)
|
|
#define SIM_SOPT5_UART2ODE_MASK 0x40000u
|
|
#define SIM_SOPT5_UART2ODE_SHIFT 18
|
|
#define SIM_SOPT5_UART2ODE_WIDTH 1
|
|
#define SIM_SOPT5_UART2ODE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT5_UART2ODE_SHIFT))&SIM_SOPT5_UART2ODE_MASK)
|
|
/* SOPT7 Bit Fields */
|
|
#define SIM_SOPT7_ADC0TRGSEL_MASK 0xFu
|
|
#define SIM_SOPT7_ADC0TRGSEL_SHIFT 0
|
|
#define SIM_SOPT7_ADC0TRGSEL_WIDTH 4
|
|
#define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0TRGSEL_SHIFT))&SIM_SOPT7_ADC0TRGSEL_MASK)
|
|
#define SIM_SOPT7_ADC0PRETRGSEL_MASK 0x10u
|
|
#define SIM_SOPT7_ADC0PRETRGSEL_SHIFT 4
|
|
#define SIM_SOPT7_ADC0PRETRGSEL_WIDTH 1
|
|
#define SIM_SOPT7_ADC0PRETRGSEL(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0PRETRGSEL_SHIFT))&SIM_SOPT7_ADC0PRETRGSEL_MASK)
|
|
#define SIM_SOPT7_ADC0ALTTRGEN_MASK 0x80u
|
|
#define SIM_SOPT7_ADC0ALTTRGEN_SHIFT 7
|
|
#define SIM_SOPT7_ADC0ALTTRGEN_WIDTH 1
|
|
#define SIM_SOPT7_ADC0ALTTRGEN(x) (((uint32_t)(((uint32_t)(x))<<SIM_SOPT7_ADC0ALTTRGEN_SHIFT))&SIM_SOPT7_ADC0ALTTRGEN_MASK)
|
|
/* SDID Bit Fields */
|
|
#define SIM_SDID_PINID_MASK 0xFu
|
|
#define SIM_SDID_PINID_SHIFT 0
|
|
#define SIM_SDID_PINID_WIDTH 4
|
|
#define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_PINID_SHIFT))&SIM_SDID_PINID_MASK)
|
|
#define SIM_SDID_DIEID_MASK 0xF80u
|
|
#define SIM_SDID_DIEID_SHIFT 7
|
|
#define SIM_SDID_DIEID_WIDTH 5
|
|
#define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_DIEID_SHIFT))&SIM_SDID_DIEID_MASK)
|
|
#define SIM_SDID_REVID_MASK 0xF000u
|
|
#define SIM_SDID_REVID_SHIFT 12
|
|
#define SIM_SDID_REVID_WIDTH 4
|
|
#define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_REVID_SHIFT))&SIM_SDID_REVID_MASK)
|
|
#define SIM_SDID_SRAMSIZE_MASK 0xF0000u
|
|
#define SIM_SDID_SRAMSIZE_SHIFT 16
|
|
#define SIM_SDID_SRAMSIZE_WIDTH 4
|
|
#define SIM_SDID_SRAMSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SRAMSIZE_SHIFT))&SIM_SDID_SRAMSIZE_MASK)
|
|
#define SIM_SDID_SERIESID_MASK 0xF00000u
|
|
#define SIM_SDID_SERIESID_SHIFT 20
|
|
#define SIM_SDID_SERIESID_WIDTH 4
|
|
#define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SERIESID_SHIFT))&SIM_SDID_SERIESID_MASK)
|
|
#define SIM_SDID_SUBFAMID_MASK 0xF000000u
|
|
#define SIM_SDID_SUBFAMID_SHIFT 24
|
|
#define SIM_SDID_SUBFAMID_WIDTH 4
|
|
#define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_SUBFAMID_SHIFT))&SIM_SDID_SUBFAMID_MASK)
|
|
#define SIM_SDID_FAMID_MASK 0xF0000000u
|
|
#define SIM_SDID_FAMID_SHIFT 28
|
|
#define SIM_SDID_FAMID_WIDTH 4
|
|
#define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x))<<SIM_SDID_FAMID_SHIFT))&SIM_SDID_FAMID_MASK)
|
|
/* SCGC4 Bit Fields */
|
|
#define SIM_SCGC4_I2C0_MASK 0x40u
|
|
#define SIM_SCGC4_I2C0_SHIFT 6
|
|
#define SIM_SCGC4_I2C0_WIDTH 1
|
|
#define SIM_SCGC4_I2C0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_I2C0_SHIFT))&SIM_SCGC4_I2C0_MASK)
|
|
#define SIM_SCGC4_I2C1_MASK 0x80u
|
|
#define SIM_SCGC4_I2C1_SHIFT 7
|
|
#define SIM_SCGC4_I2C1_WIDTH 1
|
|
#define SIM_SCGC4_I2C1(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_I2C1_SHIFT))&SIM_SCGC4_I2C1_MASK)
|
|
#define SIM_SCGC4_UART0_MASK 0x400u
|
|
#define SIM_SCGC4_UART0_SHIFT 10
|
|
#define SIM_SCGC4_UART0_WIDTH 1
|
|
#define SIM_SCGC4_UART0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_UART0_SHIFT))&SIM_SCGC4_UART0_MASK)
|
|
#define SIM_SCGC4_UART1_MASK 0x800u
|
|
#define SIM_SCGC4_UART1_SHIFT 11
|
|
#define SIM_SCGC4_UART1_WIDTH 1
|
|
#define SIM_SCGC4_UART1(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_UART1_SHIFT))&SIM_SCGC4_UART1_MASK)
|
|
#define SIM_SCGC4_UART2_MASK 0x1000u
|
|
#define SIM_SCGC4_UART2_SHIFT 12
|
|
#define SIM_SCGC4_UART2_WIDTH 1
|
|
#define SIM_SCGC4_UART2(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_UART2_SHIFT))&SIM_SCGC4_UART2_MASK)
|
|
#define SIM_SCGC4_USBOTG_MASK 0x40000u
|
|
#define SIM_SCGC4_USBOTG_SHIFT 18
|
|
#define SIM_SCGC4_USBOTG_WIDTH 1
|
|
#define SIM_SCGC4_USBOTG(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_USBOTG_SHIFT))&SIM_SCGC4_USBOTG_MASK)
|
|
#define SIM_SCGC4_CMP_MASK 0x80000u
|
|
#define SIM_SCGC4_CMP_SHIFT 19
|
|
#define SIM_SCGC4_CMP_WIDTH 1
|
|
#define SIM_SCGC4_CMP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_CMP_SHIFT))&SIM_SCGC4_CMP_MASK)
|
|
#define SIM_SCGC4_SPI0_MASK 0x400000u
|
|
#define SIM_SCGC4_SPI0_SHIFT 22
|
|
#define SIM_SCGC4_SPI0_WIDTH 1
|
|
#define SIM_SCGC4_SPI0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_SPI0_SHIFT))&SIM_SCGC4_SPI0_MASK)
|
|
#define SIM_SCGC4_SPI1_MASK 0x800000u
|
|
#define SIM_SCGC4_SPI1_SHIFT 23
|
|
#define SIM_SCGC4_SPI1_WIDTH 1
|
|
#define SIM_SCGC4_SPI1(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC4_SPI1_SHIFT))&SIM_SCGC4_SPI1_MASK)
|
|
/* SCGC5 Bit Fields */
|
|
#define SIM_SCGC5_LPTMR_MASK 0x1u
|
|
#define SIM_SCGC5_LPTMR_SHIFT 0
|
|
#define SIM_SCGC5_LPTMR_WIDTH 1
|
|
#define SIM_SCGC5_LPTMR(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_LPTMR_SHIFT))&SIM_SCGC5_LPTMR_MASK)
|
|
#define SIM_SCGC5_TSI_MASK 0x20u
|
|
#define SIM_SCGC5_TSI_SHIFT 5
|
|
#define SIM_SCGC5_TSI_WIDTH 1
|
|
#define SIM_SCGC5_TSI(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_TSI_SHIFT))&SIM_SCGC5_TSI_MASK)
|
|
#define SIM_SCGC5_PORTA_MASK 0x200u
|
|
#define SIM_SCGC5_PORTA_SHIFT 9
|
|
#define SIM_SCGC5_PORTA_WIDTH 1
|
|
#define SIM_SCGC5_PORTA(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_PORTA_SHIFT))&SIM_SCGC5_PORTA_MASK)
|
|
#define SIM_SCGC5_PORTB_MASK 0x400u
|
|
#define SIM_SCGC5_PORTB_SHIFT 10
|
|
#define SIM_SCGC5_PORTB_WIDTH 1
|
|
#define SIM_SCGC5_PORTB(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_PORTB_SHIFT))&SIM_SCGC5_PORTB_MASK)
|
|
#define SIM_SCGC5_PORTC_MASK 0x800u
|
|
#define SIM_SCGC5_PORTC_SHIFT 11
|
|
#define SIM_SCGC5_PORTC_WIDTH 1
|
|
#define SIM_SCGC5_PORTC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_PORTC_SHIFT))&SIM_SCGC5_PORTC_MASK)
|
|
#define SIM_SCGC5_PORTD_MASK 0x1000u
|
|
#define SIM_SCGC5_PORTD_SHIFT 12
|
|
#define SIM_SCGC5_PORTD_WIDTH 1
|
|
#define SIM_SCGC5_PORTD(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_PORTD_SHIFT))&SIM_SCGC5_PORTD_MASK)
|
|
#define SIM_SCGC5_PORTE_MASK 0x2000u
|
|
#define SIM_SCGC5_PORTE_SHIFT 13
|
|
#define SIM_SCGC5_PORTE_WIDTH 1
|
|
#define SIM_SCGC5_PORTE(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC5_PORTE_SHIFT))&SIM_SCGC5_PORTE_MASK)
|
|
/* SCGC6 Bit Fields */
|
|
#define SIM_SCGC6_FTF_MASK 0x1u
|
|
#define SIM_SCGC6_FTF_SHIFT 0
|
|
#define SIM_SCGC6_FTF_WIDTH 1
|
|
#define SIM_SCGC6_FTF(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_FTF_SHIFT))&SIM_SCGC6_FTF_MASK)
|
|
#define SIM_SCGC6_DMAMUX_MASK 0x2u
|
|
#define SIM_SCGC6_DMAMUX_SHIFT 1
|
|
#define SIM_SCGC6_DMAMUX_WIDTH 1
|
|
#define SIM_SCGC6_DMAMUX(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_DMAMUX_SHIFT))&SIM_SCGC6_DMAMUX_MASK)
|
|
#define SIM_SCGC6_PIT_MASK 0x800000u
|
|
#define SIM_SCGC6_PIT_SHIFT 23
|
|
#define SIM_SCGC6_PIT_WIDTH 1
|
|
#define SIM_SCGC6_PIT(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_PIT_SHIFT))&SIM_SCGC6_PIT_MASK)
|
|
#define SIM_SCGC6_TPM0_MASK 0x1000000u
|
|
#define SIM_SCGC6_TPM0_SHIFT 24
|
|
#define SIM_SCGC6_TPM0_WIDTH 1
|
|
#define SIM_SCGC6_TPM0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_TPM0_SHIFT))&SIM_SCGC6_TPM0_MASK)
|
|
#define SIM_SCGC6_TPM1_MASK 0x2000000u
|
|
#define SIM_SCGC6_TPM1_SHIFT 25
|
|
#define SIM_SCGC6_TPM1_WIDTH 1
|
|
#define SIM_SCGC6_TPM1(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_TPM1_SHIFT))&SIM_SCGC6_TPM1_MASK)
|
|
#define SIM_SCGC6_TPM2_MASK 0x4000000u
|
|
#define SIM_SCGC6_TPM2_SHIFT 26
|
|
#define SIM_SCGC6_TPM2_WIDTH 1
|
|
#define SIM_SCGC6_TPM2(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_TPM2_SHIFT))&SIM_SCGC6_TPM2_MASK)
|
|
#define SIM_SCGC6_ADC0_MASK 0x8000000u
|
|
#define SIM_SCGC6_ADC0_SHIFT 27
|
|
#define SIM_SCGC6_ADC0_WIDTH 1
|
|
#define SIM_SCGC6_ADC0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_ADC0_SHIFT))&SIM_SCGC6_ADC0_MASK)
|
|
#define SIM_SCGC6_RTC_MASK 0x20000000u
|
|
#define SIM_SCGC6_RTC_SHIFT 29
|
|
#define SIM_SCGC6_RTC_WIDTH 1
|
|
#define SIM_SCGC6_RTC(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_RTC_SHIFT))&SIM_SCGC6_RTC_MASK)
|
|
#define SIM_SCGC6_DAC0_MASK 0x80000000u
|
|
#define SIM_SCGC6_DAC0_SHIFT 31
|
|
#define SIM_SCGC6_DAC0_WIDTH 1
|
|
#define SIM_SCGC6_DAC0(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC6_DAC0_SHIFT))&SIM_SCGC6_DAC0_MASK)
|
|
/* SCGC7 Bit Fields */
|
|
#define SIM_SCGC7_DMA_MASK 0x100u
|
|
#define SIM_SCGC7_DMA_SHIFT 8
|
|
#define SIM_SCGC7_DMA_WIDTH 1
|
|
#define SIM_SCGC7_DMA(x) (((uint32_t)(((uint32_t)(x))<<SIM_SCGC7_DMA_SHIFT))&SIM_SCGC7_DMA_MASK)
|
|
/* CLKDIV1 Bit Fields */
|
|
#define SIM_CLKDIV1_OUTDIV4_MASK 0x70000u
|
|
#define SIM_CLKDIV1_OUTDIV4_SHIFT 16
|
|
#define SIM_CLKDIV1_OUTDIV4_WIDTH 3
|
|
#define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV4_SHIFT))&SIM_CLKDIV1_OUTDIV4_MASK)
|
|
#define SIM_CLKDIV1_OUTDIV1_MASK 0xF0000000u
|
|
#define SIM_CLKDIV1_OUTDIV1_SHIFT 28
|
|
#define SIM_CLKDIV1_OUTDIV1_WIDTH 4
|
|
#define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x))<<SIM_CLKDIV1_OUTDIV1_SHIFT))&SIM_CLKDIV1_OUTDIV1_MASK)
|
|
/* FCFG1 Bit Fields */
|
|
#define SIM_FCFG1_FLASHDIS_MASK 0x1u
|
|
#define SIM_FCFG1_FLASHDIS_SHIFT 0
|
|
#define SIM_FCFG1_FLASHDIS_WIDTH 1
|
|
#define SIM_FCFG1_FLASHDIS(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_FLASHDIS_SHIFT))&SIM_FCFG1_FLASHDIS_MASK)
|
|
#define SIM_FCFG1_FLASHDOZE_MASK 0x2u
|
|
#define SIM_FCFG1_FLASHDOZE_SHIFT 1
|
|
#define SIM_FCFG1_FLASHDOZE_WIDTH 1
|
|
#define SIM_FCFG1_FLASHDOZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_FLASHDOZE_SHIFT))&SIM_FCFG1_FLASHDOZE_MASK)
|
|
#define SIM_FCFG1_PFSIZE_MASK 0xF000000u
|
|
#define SIM_FCFG1_PFSIZE_SHIFT 24
|
|
#define SIM_FCFG1_PFSIZE_WIDTH 4
|
|
#define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG1_PFSIZE_SHIFT))&SIM_FCFG1_PFSIZE_MASK)
|
|
/* FCFG2 Bit Fields */
|
|
#define SIM_FCFG2_MAXADDR0_MASK 0x7F000000u
|
|
#define SIM_FCFG2_MAXADDR0_SHIFT 24
|
|
#define SIM_FCFG2_MAXADDR0_WIDTH 7
|
|
#define SIM_FCFG2_MAXADDR0(x) (((uint32_t)(((uint32_t)(x))<<SIM_FCFG2_MAXADDR0_SHIFT))&SIM_FCFG2_MAXADDR0_MASK)
|
|
/* UIDMH Bit Fields */
|
|
#define SIM_UIDMH_UID_MASK 0xFFFFu
|
|
#define SIM_UIDMH_UID_SHIFT 0
|
|
#define SIM_UIDMH_UID_WIDTH 16
|
|
#define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDMH_UID_SHIFT))&SIM_UIDMH_UID_MASK)
|
|
/* UIDML Bit Fields */
|
|
#define SIM_UIDML_UID_MASK 0xFFFFFFFFu
|
|
#define SIM_UIDML_UID_SHIFT 0
|
|
#define SIM_UIDML_UID_WIDTH 32
|
|
#define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDML_UID_SHIFT))&SIM_UIDML_UID_MASK)
|
|
/* UIDL Bit Fields */
|
|
#define SIM_UIDL_UID_MASK 0xFFFFFFFFu
|
|
#define SIM_UIDL_UID_SHIFT 0
|
|
#define SIM_UIDL_UID_WIDTH 32
|
|
#define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x))<<SIM_UIDL_UID_SHIFT))&SIM_UIDL_UID_MASK)
|
|
/* COPC Bit Fields */
|
|
#define SIM_COPC_COPW_MASK 0x1u
|
|
#define SIM_COPC_COPW_SHIFT 0
|
|
#define SIM_COPC_COPW_WIDTH 1
|
|
#define SIM_COPC_COPW(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPW_SHIFT))&SIM_COPC_COPW_MASK)
|
|
#define SIM_COPC_COPCLKS_MASK 0x2u
|
|
#define SIM_COPC_COPCLKS_SHIFT 1
|
|
#define SIM_COPC_COPCLKS_WIDTH 1
|
|
#define SIM_COPC_COPCLKS(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPCLKS_SHIFT))&SIM_COPC_COPCLKS_MASK)
|
|
#define SIM_COPC_COPT_MASK 0xCu
|
|
#define SIM_COPC_COPT_SHIFT 2
|
|
#define SIM_COPC_COPT_WIDTH 2
|
|
#define SIM_COPC_COPT(x) (((uint32_t)(((uint32_t)(x))<<SIM_COPC_COPT_SHIFT))&SIM_COPC_COPT_MASK)
|
|
/* SRVCOP Bit Fields */
|
|
#define SIM_SRVCOP_SRVCOP_MASK 0xFFu
|
|
#define SIM_SRVCOP_SRVCOP_SHIFT 0
|
|
#define SIM_SRVCOP_SRVCOP_WIDTH 8
|
|
#define SIM_SRVCOP_SRVCOP(x) (((uint32_t)(((uint32_t)(x))<<SIM_SRVCOP_SRVCOP_SHIFT))&SIM_SRVCOP_SRVCOP_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SIM_Register_Masks */
|
|
|
|
|
|
/* SIM - Peripheral instance base addresses */
|
|
/** Peripheral SIM base address */
|
|
#define SIM_BASE (0x40047000u)
|
|
/** Peripheral SIM base pointer */
|
|
#define SIM ((SIM_Type *)SIM_BASE)
|
|
#define SIM_BASE_PTR (SIM)
|
|
/** Array initializer of SIM peripheral base addresses */
|
|
#define SIM_BASE_ADDRS { SIM_BASE }
|
|
/** Array initializer of SIM peripheral base pointers */
|
|
#define SIM_BASE_PTRS { SIM }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SIM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SIM_Register_Accessor_Macros SIM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SIM - Register instance definitions */
|
|
/* SIM */
|
|
#define SIM_SOPT1 SIM_SOPT1_REG(SIM)
|
|
#define SIM_SOPT1CFG SIM_SOPT1CFG_REG(SIM)
|
|
#define SIM_SOPT2 SIM_SOPT2_REG(SIM)
|
|
#define SIM_SOPT4 SIM_SOPT4_REG(SIM)
|
|
#define SIM_SOPT5 SIM_SOPT5_REG(SIM)
|
|
#define SIM_SOPT7 SIM_SOPT7_REG(SIM)
|
|
#define SIM_SDID SIM_SDID_REG(SIM)
|
|
#define SIM_SCGC4 SIM_SCGC4_REG(SIM)
|
|
#define SIM_SCGC5 SIM_SCGC5_REG(SIM)
|
|
#define SIM_SCGC6 SIM_SCGC6_REG(SIM)
|
|
#define SIM_SCGC7 SIM_SCGC7_REG(SIM)
|
|
#define SIM_CLKDIV1 SIM_CLKDIV1_REG(SIM)
|
|
#define SIM_FCFG1 SIM_FCFG1_REG(SIM)
|
|
#define SIM_FCFG2 SIM_FCFG2_REG(SIM)
|
|
#define SIM_UIDMH SIM_UIDMH_REG(SIM)
|
|
#define SIM_UIDML SIM_UIDML_REG(SIM)
|
|
#define SIM_UIDL SIM_UIDL_REG(SIM)
|
|
#define SIM_COPC SIM_COPC_REG(SIM)
|
|
#define SIM_SRVCOP SIM_SRVCOP_REG(SIM)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SIM_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SIM_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SMC Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** SMC - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
|
|
__IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
|
|
__IO uint8_t STOPCTRL; /**< Stop Control Register, offset: 0x2 */
|
|
__I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
|
|
} SMC_Type, *SMC_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SMC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SMC_Register_Accessor_Macros SMC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SMC - Register accessors */
|
|
#define SMC_PMPROT_REG(base) ((base)->PMPROT)
|
|
#define SMC_PMCTRL_REG(base) ((base)->PMCTRL)
|
|
#define SMC_STOPCTRL_REG(base) ((base)->STOPCTRL)
|
|
#define SMC_PMSTAT_REG(base) ((base)->PMSTAT)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SMC_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SMC Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SMC_Register_Masks SMC Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PMPROT Bit Fields */
|
|
#define SMC_PMPROT_AVLLS_MASK 0x2u
|
|
#define SMC_PMPROT_AVLLS_SHIFT 1
|
|
#define SMC_PMPROT_AVLLS_WIDTH 1
|
|
#define SMC_PMPROT_AVLLS(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMPROT_AVLLS_SHIFT))&SMC_PMPROT_AVLLS_MASK)
|
|
#define SMC_PMPROT_ALLS_MASK 0x8u
|
|
#define SMC_PMPROT_ALLS_SHIFT 3
|
|
#define SMC_PMPROT_ALLS_WIDTH 1
|
|
#define SMC_PMPROT_ALLS(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMPROT_ALLS_SHIFT))&SMC_PMPROT_ALLS_MASK)
|
|
#define SMC_PMPROT_AVLP_MASK 0x20u
|
|
#define SMC_PMPROT_AVLP_SHIFT 5
|
|
#define SMC_PMPROT_AVLP_WIDTH 1
|
|
#define SMC_PMPROT_AVLP(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMPROT_AVLP_SHIFT))&SMC_PMPROT_AVLP_MASK)
|
|
/* PMCTRL Bit Fields */
|
|
#define SMC_PMCTRL_STOPM_MASK 0x7u
|
|
#define SMC_PMCTRL_STOPM_SHIFT 0
|
|
#define SMC_PMCTRL_STOPM_WIDTH 3
|
|
#define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPM_SHIFT))&SMC_PMCTRL_STOPM_MASK)
|
|
#define SMC_PMCTRL_STOPA_MASK 0x8u
|
|
#define SMC_PMCTRL_STOPA_SHIFT 3
|
|
#define SMC_PMCTRL_STOPA_WIDTH 1
|
|
#define SMC_PMCTRL_STOPA(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_STOPA_SHIFT))&SMC_PMCTRL_STOPA_MASK)
|
|
#define SMC_PMCTRL_RUNM_MASK 0x60u
|
|
#define SMC_PMCTRL_RUNM_SHIFT 5
|
|
#define SMC_PMCTRL_RUNM_WIDTH 2
|
|
#define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMCTRL_RUNM_SHIFT))&SMC_PMCTRL_RUNM_MASK)
|
|
/* STOPCTRL Bit Fields */
|
|
#define SMC_STOPCTRL_VLLSM_MASK 0x7u
|
|
#define SMC_STOPCTRL_VLLSM_SHIFT 0
|
|
#define SMC_STOPCTRL_VLLSM_WIDTH 3
|
|
#define SMC_STOPCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_VLLSM_SHIFT))&SMC_STOPCTRL_VLLSM_MASK)
|
|
#define SMC_STOPCTRL_PORPO_MASK 0x20u
|
|
#define SMC_STOPCTRL_PORPO_SHIFT 5
|
|
#define SMC_STOPCTRL_PORPO_WIDTH 1
|
|
#define SMC_STOPCTRL_PORPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PORPO_SHIFT))&SMC_STOPCTRL_PORPO_MASK)
|
|
#define SMC_STOPCTRL_PSTOPO_MASK 0xC0u
|
|
#define SMC_STOPCTRL_PSTOPO_SHIFT 6
|
|
#define SMC_STOPCTRL_PSTOPO_WIDTH 2
|
|
#define SMC_STOPCTRL_PSTOPO(x) (((uint8_t)(((uint8_t)(x))<<SMC_STOPCTRL_PSTOPO_SHIFT))&SMC_STOPCTRL_PSTOPO_MASK)
|
|
/* PMSTAT Bit Fields */
|
|
#define SMC_PMSTAT_PMSTAT_MASK 0x7Fu
|
|
#define SMC_PMSTAT_PMSTAT_SHIFT 0
|
|
#define SMC_PMSTAT_PMSTAT_WIDTH 7
|
|
#define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x))<<SMC_PMSTAT_PMSTAT_SHIFT))&SMC_PMSTAT_PMSTAT_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SMC_Register_Masks */
|
|
|
|
|
|
/* SMC - Peripheral instance base addresses */
|
|
/** Peripheral SMC base address */
|
|
#define SMC_BASE (0x4007E000u)
|
|
/** Peripheral SMC base pointer */
|
|
#define SMC ((SMC_Type *)SMC_BASE)
|
|
#define SMC_BASE_PTR (SMC)
|
|
/** Array initializer of SMC peripheral base addresses */
|
|
#define SMC_BASE_ADDRS { SMC_BASE }
|
|
/** Array initializer of SMC peripheral base pointers */
|
|
#define SMC_BASE_PTRS { SMC }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SMC - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SMC_Register_Accessor_Macros SMC - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SMC - Register instance definitions */
|
|
/* SMC */
|
|
#define SMC_PMPROT SMC_PMPROT_REG(SMC)
|
|
#define SMC_PMCTRL SMC_PMCTRL_REG(SMC)
|
|
#define SMC_STOPCTRL SMC_STOPCTRL_REG(SMC)
|
|
#define SMC_PMSTAT SMC_PMSTAT_REG(SMC)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SMC_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SMC_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SPI Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** SPI - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t C1; /**< SPI control register 1, offset: 0x0 */
|
|
__IO uint8_t C2; /**< SPI control register 2, offset: 0x1 */
|
|
__IO uint8_t BR; /**< SPI baud rate register, offset: 0x2 */
|
|
__IO uint8_t S; /**< SPI status register, offset: 0x3 */
|
|
uint8_t RESERVED_0[1];
|
|
__IO uint8_t D; /**< SPI data register, offset: 0x5 */
|
|
uint8_t RESERVED_1[1];
|
|
__IO uint8_t M; /**< SPI match register, offset: 0x7 */
|
|
} SPI_Type, *SPI_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SPI - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SPI_Register_Accessor_Macros SPI - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SPI - Register accessors */
|
|
#define SPI_C1_REG(base) ((base)->C1)
|
|
#define SPI_C2_REG(base) ((base)->C2)
|
|
#define SPI_BR_REG(base) ((base)->BR)
|
|
#define SPI_S_REG(base) ((base)->S)
|
|
#define SPI_D_REG(base) ((base)->D)
|
|
#define SPI_M_REG(base) ((base)->M)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SPI_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SPI Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SPI_Register_Masks SPI Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* C1 Bit Fields */
|
|
#define SPI_C1_LSBFE_MASK 0x1u
|
|
#define SPI_C1_LSBFE_SHIFT 0
|
|
#define SPI_C1_LSBFE_WIDTH 1
|
|
#define SPI_C1_LSBFE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_LSBFE_SHIFT))&SPI_C1_LSBFE_MASK)
|
|
#define SPI_C1_SSOE_MASK 0x2u
|
|
#define SPI_C1_SSOE_SHIFT 1
|
|
#define SPI_C1_SSOE_WIDTH 1
|
|
#define SPI_C1_SSOE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_SSOE_SHIFT))&SPI_C1_SSOE_MASK)
|
|
#define SPI_C1_CPHA_MASK 0x4u
|
|
#define SPI_C1_CPHA_SHIFT 2
|
|
#define SPI_C1_CPHA_WIDTH 1
|
|
#define SPI_C1_CPHA(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_CPHA_SHIFT))&SPI_C1_CPHA_MASK)
|
|
#define SPI_C1_CPOL_MASK 0x8u
|
|
#define SPI_C1_CPOL_SHIFT 3
|
|
#define SPI_C1_CPOL_WIDTH 1
|
|
#define SPI_C1_CPOL(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_CPOL_SHIFT))&SPI_C1_CPOL_MASK)
|
|
#define SPI_C1_MSTR_MASK 0x10u
|
|
#define SPI_C1_MSTR_SHIFT 4
|
|
#define SPI_C1_MSTR_WIDTH 1
|
|
#define SPI_C1_MSTR(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_MSTR_SHIFT))&SPI_C1_MSTR_MASK)
|
|
#define SPI_C1_SPTIE_MASK 0x20u
|
|
#define SPI_C1_SPTIE_SHIFT 5
|
|
#define SPI_C1_SPTIE_WIDTH 1
|
|
#define SPI_C1_SPTIE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_SPTIE_SHIFT))&SPI_C1_SPTIE_MASK)
|
|
#define SPI_C1_SPE_MASK 0x40u
|
|
#define SPI_C1_SPE_SHIFT 6
|
|
#define SPI_C1_SPE_WIDTH 1
|
|
#define SPI_C1_SPE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_SPE_SHIFT))&SPI_C1_SPE_MASK)
|
|
#define SPI_C1_SPIE_MASK 0x80u
|
|
#define SPI_C1_SPIE_SHIFT 7
|
|
#define SPI_C1_SPIE_WIDTH 1
|
|
#define SPI_C1_SPIE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C1_SPIE_SHIFT))&SPI_C1_SPIE_MASK)
|
|
/* C2 Bit Fields */
|
|
#define SPI_C2_SPC0_MASK 0x1u
|
|
#define SPI_C2_SPC0_SHIFT 0
|
|
#define SPI_C2_SPC0_WIDTH 1
|
|
#define SPI_C2_SPC0(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_SPC0_SHIFT))&SPI_C2_SPC0_MASK)
|
|
#define SPI_C2_SPISWAI_MASK 0x2u
|
|
#define SPI_C2_SPISWAI_SHIFT 1
|
|
#define SPI_C2_SPISWAI_WIDTH 1
|
|
#define SPI_C2_SPISWAI(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_SPISWAI_SHIFT))&SPI_C2_SPISWAI_MASK)
|
|
#define SPI_C2_RXDMAE_MASK 0x4u
|
|
#define SPI_C2_RXDMAE_SHIFT 2
|
|
#define SPI_C2_RXDMAE_WIDTH 1
|
|
#define SPI_C2_RXDMAE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_RXDMAE_SHIFT))&SPI_C2_RXDMAE_MASK)
|
|
#define SPI_C2_BIDIROE_MASK 0x8u
|
|
#define SPI_C2_BIDIROE_SHIFT 3
|
|
#define SPI_C2_BIDIROE_WIDTH 1
|
|
#define SPI_C2_BIDIROE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_BIDIROE_SHIFT))&SPI_C2_BIDIROE_MASK)
|
|
#define SPI_C2_MODFEN_MASK 0x10u
|
|
#define SPI_C2_MODFEN_SHIFT 4
|
|
#define SPI_C2_MODFEN_WIDTH 1
|
|
#define SPI_C2_MODFEN(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_MODFEN_SHIFT))&SPI_C2_MODFEN_MASK)
|
|
#define SPI_C2_TXDMAE_MASK 0x20u
|
|
#define SPI_C2_TXDMAE_SHIFT 5
|
|
#define SPI_C2_TXDMAE_WIDTH 1
|
|
#define SPI_C2_TXDMAE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_TXDMAE_SHIFT))&SPI_C2_TXDMAE_MASK)
|
|
#define SPI_C2_SPMIE_MASK 0x80u
|
|
#define SPI_C2_SPMIE_SHIFT 7
|
|
#define SPI_C2_SPMIE_WIDTH 1
|
|
#define SPI_C2_SPMIE(x) (((uint8_t)(((uint8_t)(x))<<SPI_C2_SPMIE_SHIFT))&SPI_C2_SPMIE_MASK)
|
|
/* BR Bit Fields */
|
|
#define SPI_BR_SPR_MASK 0xFu
|
|
#define SPI_BR_SPR_SHIFT 0
|
|
#define SPI_BR_SPR_WIDTH 4
|
|
#define SPI_BR_SPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPR_SHIFT))&SPI_BR_SPR_MASK)
|
|
#define SPI_BR_SPPR_MASK 0x70u
|
|
#define SPI_BR_SPPR_SHIFT 4
|
|
#define SPI_BR_SPPR_WIDTH 3
|
|
#define SPI_BR_SPPR(x) (((uint8_t)(((uint8_t)(x))<<SPI_BR_SPPR_SHIFT))&SPI_BR_SPPR_MASK)
|
|
/* S Bit Fields */
|
|
#define SPI_S_MODF_MASK 0x10u
|
|
#define SPI_S_MODF_SHIFT 4
|
|
#define SPI_S_MODF_WIDTH 1
|
|
#define SPI_S_MODF(x) (((uint8_t)(((uint8_t)(x))<<SPI_S_MODF_SHIFT))&SPI_S_MODF_MASK)
|
|
#define SPI_S_SPTEF_MASK 0x20u
|
|
#define SPI_S_SPTEF_SHIFT 5
|
|
#define SPI_S_SPTEF_WIDTH 1
|
|
#define SPI_S_SPTEF(x) (((uint8_t)(((uint8_t)(x))<<SPI_S_SPTEF_SHIFT))&SPI_S_SPTEF_MASK)
|
|
#define SPI_S_SPMF_MASK 0x40u
|
|
#define SPI_S_SPMF_SHIFT 6
|
|
#define SPI_S_SPMF_WIDTH 1
|
|
#define SPI_S_SPMF(x) (((uint8_t)(((uint8_t)(x))<<SPI_S_SPMF_SHIFT))&SPI_S_SPMF_MASK)
|
|
#define SPI_S_SPRF_MASK 0x80u
|
|
#define SPI_S_SPRF_SHIFT 7
|
|
#define SPI_S_SPRF_WIDTH 1
|
|
#define SPI_S_SPRF(x) (((uint8_t)(((uint8_t)(x))<<SPI_S_SPRF_SHIFT))&SPI_S_SPRF_MASK)
|
|
/* D Bit Fields */
|
|
#define SPI_D_Bits_MASK 0xFFu
|
|
#define SPI_D_Bits_SHIFT 0
|
|
#define SPI_D_Bits_WIDTH 8
|
|
#define SPI_D_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_D_Bits_SHIFT))&SPI_D_Bits_MASK)
|
|
/* M Bit Fields */
|
|
#define SPI_M_Bits_MASK 0xFFu
|
|
#define SPI_M_Bits_SHIFT 0
|
|
#define SPI_M_Bits_WIDTH 8
|
|
#define SPI_M_Bits(x) (((uint8_t)(((uint8_t)(x))<<SPI_M_Bits_SHIFT))&SPI_M_Bits_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SPI_Register_Masks */
|
|
|
|
|
|
/* SPI - Peripheral instance base addresses */
|
|
/** Peripheral SPI0 base address */
|
|
#define SPI0_BASE (0x40076000u)
|
|
/** Peripheral SPI0 base pointer */
|
|
#define SPI0 ((SPI_Type *)SPI0_BASE)
|
|
#define SPI0_BASE_PTR (SPI0)
|
|
/** Peripheral SPI1 base address */
|
|
#define SPI1_BASE (0x40077000u)
|
|
/** Peripheral SPI1 base pointer */
|
|
#define SPI1 ((SPI_Type *)SPI1_BASE)
|
|
#define SPI1_BASE_PTR (SPI1)
|
|
/** Array initializer of SPI peripheral base addresses */
|
|
#define SPI_BASE_ADDRS { SPI0_BASE, SPI1_BASE }
|
|
/** Array initializer of SPI peripheral base pointers */
|
|
#define SPI_BASE_PTRS { SPI0, SPI1 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- SPI - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup SPI_Register_Accessor_Macros SPI - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* SPI - Register instance definitions */
|
|
/* SPI0 */
|
|
#define SPI0_C1 SPI_C1_REG(SPI0)
|
|
#define SPI0_C2 SPI_C2_REG(SPI0)
|
|
#define SPI0_BR SPI_BR_REG(SPI0)
|
|
#define SPI0_S SPI_S_REG(SPI0)
|
|
#define SPI0_D SPI_D_REG(SPI0)
|
|
#define SPI0_M SPI_M_REG(SPI0)
|
|
/* SPI1 */
|
|
#define SPI1_C1 SPI_C1_REG(SPI1)
|
|
#define SPI1_C2 SPI_C2_REG(SPI1)
|
|
#define SPI1_BR SPI_BR_REG(SPI1)
|
|
#define SPI1_S SPI_S_REG(SPI1)
|
|
#define SPI1_D SPI_D_REG(SPI1)
|
|
#define SPI1_M SPI_M_REG(SPI1)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SPI_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group SPI_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TPM Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TPM_Peripheral_Access_Layer TPM Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** TPM - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t SC; /**< Status and Control, offset: 0x0 */
|
|
__IO uint32_t CNT; /**< Counter, offset: 0x4 */
|
|
__IO uint32_t MOD; /**< Modulo, offset: 0x8 */
|
|
struct { /* offset: 0xC, array step: 0x8 */
|
|
__IO uint32_t CnSC; /**< Channel (n) Status and Control, array offset: 0xC, array step: 0x8 */
|
|
__IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
|
|
} CONTROLS[6];
|
|
uint8_t RESERVED_0[20];
|
|
__IO uint32_t STATUS; /**< Capture and Compare Status, offset: 0x50 */
|
|
uint8_t RESERVED_1[48];
|
|
__IO uint32_t CONF; /**< Configuration, offset: 0x84 */
|
|
} TPM_Type, *TPM_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TPM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TPM_Register_Accessor_Macros TPM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* TPM - Register accessors */
|
|
#define TPM_SC_REG(base) ((base)->SC)
|
|
#define TPM_CNT_REG(base) ((base)->CNT)
|
|
#define TPM_MOD_REG(base) ((base)->MOD)
|
|
#define TPM_CnSC_REG(base,index) ((base)->CONTROLS[index].CnSC)
|
|
#define TPM_CnSC_COUNT 6
|
|
#define TPM_CnV_REG(base,index) ((base)->CONTROLS[index].CnV)
|
|
#define TPM_CnV_COUNT 6
|
|
#define TPM_STATUS_REG(base) ((base)->STATUS)
|
|
#define TPM_CONF_REG(base) ((base)->CONF)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TPM_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TPM Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TPM_Register_Masks TPM Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* SC Bit Fields */
|
|
#define TPM_SC_PS_MASK 0x7u
|
|
#define TPM_SC_PS_SHIFT 0
|
|
#define TPM_SC_PS_WIDTH 3
|
|
#define TPM_SC_PS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_PS_SHIFT))&TPM_SC_PS_MASK)
|
|
#define TPM_SC_CMOD_MASK 0x18u
|
|
#define TPM_SC_CMOD_SHIFT 3
|
|
#define TPM_SC_CMOD_WIDTH 2
|
|
#define TPM_SC_CMOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CMOD_SHIFT))&TPM_SC_CMOD_MASK)
|
|
#define TPM_SC_CPWMS_MASK 0x20u
|
|
#define TPM_SC_CPWMS_SHIFT 5
|
|
#define TPM_SC_CPWMS_WIDTH 1
|
|
#define TPM_SC_CPWMS(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_CPWMS_SHIFT))&TPM_SC_CPWMS_MASK)
|
|
#define TPM_SC_TOIE_MASK 0x40u
|
|
#define TPM_SC_TOIE_SHIFT 6
|
|
#define TPM_SC_TOIE_WIDTH 1
|
|
#define TPM_SC_TOIE(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_TOIE_SHIFT))&TPM_SC_TOIE_MASK)
|
|
#define TPM_SC_TOF_MASK 0x80u
|
|
#define TPM_SC_TOF_SHIFT 7
|
|
#define TPM_SC_TOF_WIDTH 1
|
|
#define TPM_SC_TOF(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_TOF_SHIFT))&TPM_SC_TOF_MASK)
|
|
#define TPM_SC_DMA_MASK 0x100u
|
|
#define TPM_SC_DMA_SHIFT 8
|
|
#define TPM_SC_DMA_WIDTH 1
|
|
#define TPM_SC_DMA(x) (((uint32_t)(((uint32_t)(x))<<TPM_SC_DMA_SHIFT))&TPM_SC_DMA_MASK)
|
|
/* CNT Bit Fields */
|
|
#define TPM_CNT_COUNT_MASK 0xFFFFu
|
|
#define TPM_CNT_COUNT_SHIFT 0
|
|
#define TPM_CNT_COUNT_WIDTH 16
|
|
#define TPM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CNT_COUNT_SHIFT))&TPM_CNT_COUNT_MASK)
|
|
/* MOD Bit Fields */
|
|
#define TPM_MOD_MOD_MASK 0xFFFFu
|
|
#define TPM_MOD_MOD_SHIFT 0
|
|
#define TPM_MOD_MOD_WIDTH 16
|
|
#define TPM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x))<<TPM_MOD_MOD_SHIFT))&TPM_MOD_MOD_MASK)
|
|
/* CnSC Bit Fields */
|
|
#define TPM_CnSC_DMA_MASK 0x1u
|
|
#define TPM_CnSC_DMA_SHIFT 0
|
|
#define TPM_CnSC_DMA_WIDTH 1
|
|
#define TPM_CnSC_DMA(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_DMA_SHIFT))&TPM_CnSC_DMA_MASK)
|
|
#define TPM_CnSC_ELSA_MASK 0x4u
|
|
#define TPM_CnSC_ELSA_SHIFT 2
|
|
#define TPM_CnSC_ELSA_WIDTH 1
|
|
#define TPM_CnSC_ELSA(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_ELSA_SHIFT))&TPM_CnSC_ELSA_MASK)
|
|
#define TPM_CnSC_ELSB_MASK 0x8u
|
|
#define TPM_CnSC_ELSB_SHIFT 3
|
|
#define TPM_CnSC_ELSB_WIDTH 1
|
|
#define TPM_CnSC_ELSB(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_ELSB_SHIFT))&TPM_CnSC_ELSB_MASK)
|
|
#define TPM_CnSC_MSA_MASK 0x10u
|
|
#define TPM_CnSC_MSA_SHIFT 4
|
|
#define TPM_CnSC_MSA_WIDTH 1
|
|
#define TPM_CnSC_MSA(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_MSA_SHIFT))&TPM_CnSC_MSA_MASK)
|
|
#define TPM_CnSC_MSB_MASK 0x20u
|
|
#define TPM_CnSC_MSB_SHIFT 5
|
|
#define TPM_CnSC_MSB_WIDTH 1
|
|
#define TPM_CnSC_MSB(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_MSB_SHIFT))&TPM_CnSC_MSB_MASK)
|
|
#define TPM_CnSC_CHIE_MASK 0x40u
|
|
#define TPM_CnSC_CHIE_SHIFT 6
|
|
#define TPM_CnSC_CHIE_WIDTH 1
|
|
#define TPM_CnSC_CHIE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_CHIE_SHIFT))&TPM_CnSC_CHIE_MASK)
|
|
#define TPM_CnSC_CHF_MASK 0x80u
|
|
#define TPM_CnSC_CHF_SHIFT 7
|
|
#define TPM_CnSC_CHF_WIDTH 1
|
|
#define TPM_CnSC_CHF(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnSC_CHF_SHIFT))&TPM_CnSC_CHF_MASK)
|
|
/* CnV Bit Fields */
|
|
#define TPM_CnV_VAL_MASK 0xFFFFu
|
|
#define TPM_CnV_VAL_SHIFT 0
|
|
#define TPM_CnV_VAL_WIDTH 16
|
|
#define TPM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CnV_VAL_SHIFT))&TPM_CnV_VAL_MASK)
|
|
/* STATUS Bit Fields */
|
|
#define TPM_STATUS_CH0F_MASK 0x1u
|
|
#define TPM_STATUS_CH0F_SHIFT 0
|
|
#define TPM_STATUS_CH0F_WIDTH 1
|
|
#define TPM_STATUS_CH0F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH0F_SHIFT))&TPM_STATUS_CH0F_MASK)
|
|
#define TPM_STATUS_CH1F_MASK 0x2u
|
|
#define TPM_STATUS_CH1F_SHIFT 1
|
|
#define TPM_STATUS_CH1F_WIDTH 1
|
|
#define TPM_STATUS_CH1F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH1F_SHIFT))&TPM_STATUS_CH1F_MASK)
|
|
#define TPM_STATUS_CH2F_MASK 0x4u
|
|
#define TPM_STATUS_CH2F_SHIFT 2
|
|
#define TPM_STATUS_CH2F_WIDTH 1
|
|
#define TPM_STATUS_CH2F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH2F_SHIFT))&TPM_STATUS_CH2F_MASK)
|
|
#define TPM_STATUS_CH3F_MASK 0x8u
|
|
#define TPM_STATUS_CH3F_SHIFT 3
|
|
#define TPM_STATUS_CH3F_WIDTH 1
|
|
#define TPM_STATUS_CH3F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH3F_SHIFT))&TPM_STATUS_CH3F_MASK)
|
|
#define TPM_STATUS_CH4F_MASK 0x10u
|
|
#define TPM_STATUS_CH4F_SHIFT 4
|
|
#define TPM_STATUS_CH4F_WIDTH 1
|
|
#define TPM_STATUS_CH4F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH4F_SHIFT))&TPM_STATUS_CH4F_MASK)
|
|
#define TPM_STATUS_CH5F_MASK 0x20u
|
|
#define TPM_STATUS_CH5F_SHIFT 5
|
|
#define TPM_STATUS_CH5F_WIDTH 1
|
|
#define TPM_STATUS_CH5F(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_CH5F_SHIFT))&TPM_STATUS_CH5F_MASK)
|
|
#define TPM_STATUS_TOF_MASK 0x100u
|
|
#define TPM_STATUS_TOF_SHIFT 8
|
|
#define TPM_STATUS_TOF_WIDTH 1
|
|
#define TPM_STATUS_TOF(x) (((uint32_t)(((uint32_t)(x))<<TPM_STATUS_TOF_SHIFT))&TPM_STATUS_TOF_MASK)
|
|
/* CONF Bit Fields */
|
|
#define TPM_CONF_DOZEEN_MASK 0x20u
|
|
#define TPM_CONF_DOZEEN_SHIFT 5
|
|
#define TPM_CONF_DOZEEN_WIDTH 1
|
|
#define TPM_CONF_DOZEEN(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DOZEEN_SHIFT))&TPM_CONF_DOZEEN_MASK)
|
|
#define TPM_CONF_DBGMODE_MASK 0xC0u
|
|
#define TPM_CONF_DBGMODE_SHIFT 6
|
|
#define TPM_CONF_DBGMODE_WIDTH 2
|
|
#define TPM_CONF_DBGMODE(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_DBGMODE_SHIFT))&TPM_CONF_DBGMODE_MASK)
|
|
#define TPM_CONF_GTBEEN_MASK 0x200u
|
|
#define TPM_CONF_GTBEEN_SHIFT 9
|
|
#define TPM_CONF_GTBEEN_WIDTH 1
|
|
#define TPM_CONF_GTBEEN(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_GTBEEN_SHIFT))&TPM_CONF_GTBEEN_MASK)
|
|
#define TPM_CONF_CSOT_MASK 0x10000u
|
|
#define TPM_CONF_CSOT_SHIFT 16
|
|
#define TPM_CONF_CSOT_WIDTH 1
|
|
#define TPM_CONF_CSOT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_CSOT_SHIFT))&TPM_CONF_CSOT_MASK)
|
|
#define TPM_CONF_CSOO_MASK 0x20000u
|
|
#define TPM_CONF_CSOO_SHIFT 17
|
|
#define TPM_CONF_CSOO_WIDTH 1
|
|
#define TPM_CONF_CSOO(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_CSOO_SHIFT))&TPM_CONF_CSOO_MASK)
|
|
#define TPM_CONF_CROT_MASK 0x40000u
|
|
#define TPM_CONF_CROT_SHIFT 18
|
|
#define TPM_CONF_CROT_WIDTH 1
|
|
#define TPM_CONF_CROT(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_CROT_SHIFT))&TPM_CONF_CROT_MASK)
|
|
#define TPM_CONF_TRGSEL_MASK 0xF000000u
|
|
#define TPM_CONF_TRGSEL_SHIFT 24
|
|
#define TPM_CONF_TRGSEL_WIDTH 4
|
|
#define TPM_CONF_TRGSEL(x) (((uint32_t)(((uint32_t)(x))<<TPM_CONF_TRGSEL_SHIFT))&TPM_CONF_TRGSEL_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TPM_Register_Masks */
|
|
|
|
|
|
/* TPM - Peripheral instance base addresses */
|
|
/** Peripheral TPM0 base address */
|
|
#define TPM0_BASE (0x40038000u)
|
|
/** Peripheral TPM0 base pointer */
|
|
#define TPM0 ((TPM_Type *)TPM0_BASE)
|
|
#define TPM0_BASE_PTR (TPM0)
|
|
/** Peripheral TPM1 base address */
|
|
#define TPM1_BASE (0x40039000u)
|
|
/** Peripheral TPM1 base pointer */
|
|
#define TPM1 ((TPM_Type *)TPM1_BASE)
|
|
#define TPM1_BASE_PTR (TPM1)
|
|
/** Peripheral TPM2 base address */
|
|
#define TPM2_BASE (0x4003A000u)
|
|
/** Peripheral TPM2 base pointer */
|
|
#define TPM2 ((TPM_Type *)TPM2_BASE)
|
|
#define TPM2_BASE_PTR (TPM2)
|
|
/** Array initializer of TPM peripheral base addresses */
|
|
#define TPM_BASE_ADDRS { TPM0_BASE, TPM1_BASE, TPM2_BASE }
|
|
/** Array initializer of TPM peripheral base pointers */
|
|
#define TPM_BASE_PTRS { TPM0, TPM1, TPM2 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TPM - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TPM_Register_Accessor_Macros TPM - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* TPM - Register instance definitions */
|
|
/* TPM0 */
|
|
#define TPM0_SC TPM_SC_REG(TPM0)
|
|
#define TPM0_CNT TPM_CNT_REG(TPM0)
|
|
#define TPM0_MOD TPM_MOD_REG(TPM0)
|
|
#define TPM0_C0SC TPM_CnSC_REG(TPM0,0)
|
|
#define TPM0_C0V TPM_CnV_REG(TPM0,0)
|
|
#define TPM0_C1SC TPM_CnSC_REG(TPM0,1)
|
|
#define TPM0_C1V TPM_CnV_REG(TPM0,1)
|
|
#define TPM0_C2SC TPM_CnSC_REG(TPM0,2)
|
|
#define TPM0_C2V TPM_CnV_REG(TPM0,2)
|
|
#define TPM0_C3SC TPM_CnSC_REG(TPM0,3)
|
|
#define TPM0_C3V TPM_CnV_REG(TPM0,3)
|
|
#define TPM0_C4SC TPM_CnSC_REG(TPM0,4)
|
|
#define TPM0_C4V TPM_CnV_REG(TPM0,4)
|
|
#define TPM0_C5SC TPM_CnSC_REG(TPM0,5)
|
|
#define TPM0_C5V TPM_CnV_REG(TPM0,5)
|
|
#define TPM0_STATUS TPM_STATUS_REG(TPM0)
|
|
#define TPM0_CONF TPM_CONF_REG(TPM0)
|
|
/* TPM1 */
|
|
#define TPM1_SC TPM_SC_REG(TPM1)
|
|
#define TPM1_CNT TPM_CNT_REG(TPM1)
|
|
#define TPM1_MOD TPM_MOD_REG(TPM1)
|
|
#define TPM1_C0SC TPM_CnSC_REG(TPM1,0)
|
|
#define TPM1_C0V TPM_CnV_REG(TPM1,0)
|
|
#define TPM1_C1SC TPM_CnSC_REG(TPM1,1)
|
|
#define TPM1_C1V TPM_CnV_REG(TPM1,1)
|
|
#define TPM1_STATUS TPM_STATUS_REG(TPM1)
|
|
#define TPM1_CONF TPM_CONF_REG(TPM1)
|
|
/* TPM2 */
|
|
#define TPM2_SC TPM_SC_REG(TPM2)
|
|
#define TPM2_CNT TPM_CNT_REG(TPM2)
|
|
#define TPM2_MOD TPM_MOD_REG(TPM2)
|
|
#define TPM2_C0SC TPM_CnSC_REG(TPM2,0)
|
|
#define TPM2_C0V TPM_CnV_REG(TPM2,0)
|
|
#define TPM2_C1SC TPM_CnSC_REG(TPM2,1)
|
|
#define TPM2_C1V TPM_CnV_REG(TPM2,1)
|
|
#define TPM2_STATUS TPM_STATUS_REG(TPM2)
|
|
#define TPM2_CONF TPM_CONF_REG(TPM2)
|
|
|
|
/* TPM - Register array accessors */
|
|
#define TPM0_CnSC(index) TPM_CnSC_REG(TPM0,index)
|
|
#define TPM1_CnSC(index) TPM_CnSC_REG(TPM1,index)
|
|
#define TPM2_CnSC(index) TPM_CnSC_REG(TPM2,index)
|
|
#define TPM0_CnV(index) TPM_CnV_REG(TPM0,index)
|
|
#define TPM1_CnV(index) TPM_CnV_REG(TPM1,index)
|
|
#define TPM2_CnV(index) TPM_CnV_REG(TPM2,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TPM_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TPM_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TSI Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TSI_Peripheral_Access_Layer TSI Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** TSI - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint32_t GENCS; /**< TSI General Control and Status Register, offset: 0x0 */
|
|
__IO uint32_t DATA; /**< TSI DATA Register, offset: 0x4 */
|
|
__IO uint32_t TSHD; /**< TSI Threshold Register, offset: 0x8 */
|
|
} TSI_Type, *TSI_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TSI - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TSI_Register_Accessor_Macros TSI - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* TSI - Register accessors */
|
|
#define TSI_GENCS_REG(base) ((base)->GENCS)
|
|
#define TSI_DATA_REG(base) ((base)->DATA)
|
|
#define TSI_TSHD_REG(base) ((base)->TSHD)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TSI_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TSI Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TSI_Register_Masks TSI Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* GENCS Bit Fields */
|
|
#define TSI_GENCS_CURSW_MASK 0x2u
|
|
#define TSI_GENCS_CURSW_SHIFT 1
|
|
#define TSI_GENCS_CURSW_WIDTH 1
|
|
#define TSI_GENCS_CURSW(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_CURSW_SHIFT))&TSI_GENCS_CURSW_MASK)
|
|
#define TSI_GENCS_EOSF_MASK 0x4u
|
|
#define TSI_GENCS_EOSF_SHIFT 2
|
|
#define TSI_GENCS_EOSF_WIDTH 1
|
|
#define TSI_GENCS_EOSF(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EOSF_SHIFT))&TSI_GENCS_EOSF_MASK)
|
|
#define TSI_GENCS_SCNIP_MASK 0x8u
|
|
#define TSI_GENCS_SCNIP_SHIFT 3
|
|
#define TSI_GENCS_SCNIP_WIDTH 1
|
|
#define TSI_GENCS_SCNIP(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_SCNIP_SHIFT))&TSI_GENCS_SCNIP_MASK)
|
|
#define TSI_GENCS_STM_MASK 0x10u
|
|
#define TSI_GENCS_STM_SHIFT 4
|
|
#define TSI_GENCS_STM_WIDTH 1
|
|
#define TSI_GENCS_STM(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_STM_SHIFT))&TSI_GENCS_STM_MASK)
|
|
#define TSI_GENCS_STPE_MASK 0x20u
|
|
#define TSI_GENCS_STPE_SHIFT 5
|
|
#define TSI_GENCS_STPE_WIDTH 1
|
|
#define TSI_GENCS_STPE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_STPE_SHIFT))&TSI_GENCS_STPE_MASK)
|
|
#define TSI_GENCS_TSIIEN_MASK 0x40u
|
|
#define TSI_GENCS_TSIIEN_SHIFT 6
|
|
#define TSI_GENCS_TSIIEN_WIDTH 1
|
|
#define TSI_GENCS_TSIIEN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_TSIIEN_SHIFT))&TSI_GENCS_TSIIEN_MASK)
|
|
#define TSI_GENCS_TSIEN_MASK 0x80u
|
|
#define TSI_GENCS_TSIEN_SHIFT 7
|
|
#define TSI_GENCS_TSIEN_WIDTH 1
|
|
#define TSI_GENCS_TSIEN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_TSIEN_SHIFT))&TSI_GENCS_TSIEN_MASK)
|
|
#define TSI_GENCS_NSCN_MASK 0x1F00u
|
|
#define TSI_GENCS_NSCN_SHIFT 8
|
|
#define TSI_GENCS_NSCN_WIDTH 5
|
|
#define TSI_GENCS_NSCN(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_NSCN_SHIFT))&TSI_GENCS_NSCN_MASK)
|
|
#define TSI_GENCS_PS_MASK 0xE000u
|
|
#define TSI_GENCS_PS_SHIFT 13
|
|
#define TSI_GENCS_PS_WIDTH 3
|
|
#define TSI_GENCS_PS(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_PS_SHIFT))&TSI_GENCS_PS_MASK)
|
|
#define TSI_GENCS_EXTCHRG_MASK 0x70000u
|
|
#define TSI_GENCS_EXTCHRG_SHIFT 16
|
|
#define TSI_GENCS_EXTCHRG_WIDTH 3
|
|
#define TSI_GENCS_EXTCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_EXTCHRG_SHIFT))&TSI_GENCS_EXTCHRG_MASK)
|
|
#define TSI_GENCS_DVOLT_MASK 0x180000u
|
|
#define TSI_GENCS_DVOLT_SHIFT 19
|
|
#define TSI_GENCS_DVOLT_WIDTH 2
|
|
#define TSI_GENCS_DVOLT(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_DVOLT_SHIFT))&TSI_GENCS_DVOLT_MASK)
|
|
#define TSI_GENCS_REFCHRG_MASK 0xE00000u
|
|
#define TSI_GENCS_REFCHRG_SHIFT 21
|
|
#define TSI_GENCS_REFCHRG_WIDTH 3
|
|
#define TSI_GENCS_REFCHRG(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_REFCHRG_SHIFT))&TSI_GENCS_REFCHRG_MASK)
|
|
#define TSI_GENCS_MODE_MASK 0xF000000u
|
|
#define TSI_GENCS_MODE_SHIFT 24
|
|
#define TSI_GENCS_MODE_WIDTH 4
|
|
#define TSI_GENCS_MODE(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_MODE_SHIFT))&TSI_GENCS_MODE_MASK)
|
|
#define TSI_GENCS_ESOR_MASK 0x10000000u
|
|
#define TSI_GENCS_ESOR_SHIFT 28
|
|
#define TSI_GENCS_ESOR_WIDTH 1
|
|
#define TSI_GENCS_ESOR(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_ESOR_SHIFT))&TSI_GENCS_ESOR_MASK)
|
|
#define TSI_GENCS_OUTRGF_MASK 0x80000000u
|
|
#define TSI_GENCS_OUTRGF_SHIFT 31
|
|
#define TSI_GENCS_OUTRGF_WIDTH 1
|
|
#define TSI_GENCS_OUTRGF(x) (((uint32_t)(((uint32_t)(x))<<TSI_GENCS_OUTRGF_SHIFT))&TSI_GENCS_OUTRGF_MASK)
|
|
/* DATA Bit Fields */
|
|
#define TSI_DATA_TSICNT_MASK 0xFFFFu
|
|
#define TSI_DATA_TSICNT_SHIFT 0
|
|
#define TSI_DATA_TSICNT_WIDTH 16
|
|
#define TSI_DATA_TSICNT(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICNT_SHIFT))&TSI_DATA_TSICNT_MASK)
|
|
#define TSI_DATA_SWTS_MASK 0x400000u
|
|
#define TSI_DATA_SWTS_SHIFT 22
|
|
#define TSI_DATA_SWTS_WIDTH 1
|
|
#define TSI_DATA_SWTS(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_SWTS_SHIFT))&TSI_DATA_SWTS_MASK)
|
|
#define TSI_DATA_DMAEN_MASK 0x800000u
|
|
#define TSI_DATA_DMAEN_SHIFT 23
|
|
#define TSI_DATA_DMAEN_WIDTH 1
|
|
#define TSI_DATA_DMAEN(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_DMAEN_SHIFT))&TSI_DATA_DMAEN_MASK)
|
|
#define TSI_DATA_TSICH_MASK 0xF0000000u
|
|
#define TSI_DATA_TSICH_SHIFT 28
|
|
#define TSI_DATA_TSICH_WIDTH 4
|
|
#define TSI_DATA_TSICH(x) (((uint32_t)(((uint32_t)(x))<<TSI_DATA_TSICH_SHIFT))&TSI_DATA_TSICH_MASK)
|
|
/* TSHD Bit Fields */
|
|
#define TSI_TSHD_THRESL_MASK 0xFFFFu
|
|
#define TSI_TSHD_THRESL_SHIFT 0
|
|
#define TSI_TSHD_THRESL_WIDTH 16
|
|
#define TSI_TSHD_THRESL(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESL_SHIFT))&TSI_TSHD_THRESL_MASK)
|
|
#define TSI_TSHD_THRESH_MASK 0xFFFF0000u
|
|
#define TSI_TSHD_THRESH_SHIFT 16
|
|
#define TSI_TSHD_THRESH_WIDTH 16
|
|
#define TSI_TSHD_THRESH(x) (((uint32_t)(((uint32_t)(x))<<TSI_TSHD_THRESH_SHIFT))&TSI_TSHD_THRESH_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TSI_Register_Masks */
|
|
|
|
|
|
/* TSI - Peripheral instance base addresses */
|
|
/** Peripheral TSI0 base address */
|
|
#define TSI0_BASE (0x40045000u)
|
|
/** Peripheral TSI0 base pointer */
|
|
#define TSI0 ((TSI_Type *)TSI0_BASE)
|
|
#define TSI0_BASE_PTR (TSI0)
|
|
/** Array initializer of TSI peripheral base addresses */
|
|
#define TSI_BASE_ADDRS { TSI0_BASE }
|
|
/** Array initializer of TSI peripheral base pointers */
|
|
#define TSI_BASE_PTRS { TSI0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- TSI - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup TSI_Register_Accessor_Macros TSI - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* TSI - Register instance definitions */
|
|
/* TSI0 */
|
|
#define TSI0_GENCS TSI_GENCS_REG(TSI0)
|
|
#define TSI0_DATA TSI_DATA_REG(TSI0)
|
|
#define TSI0_TSHD TSI_TSHD_REG(TSI0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TSI_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group TSI_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART_Peripheral_Access_Layer UART Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** UART - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t BDH; /**< UART Baud Rate Register: High, offset: 0x0 */
|
|
__IO uint8_t BDL; /**< UART Baud Rate Register: Low, offset: 0x1 */
|
|
__IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
|
|
__IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
|
|
__I uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
|
|
__IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
|
|
__IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
|
|
__IO uint8_t D; /**< UART Data Register, offset: 0x7 */
|
|
__IO uint8_t C4; /**< UART Control Register 4, offset: 0x8 */
|
|
} UART_Type, *UART_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART_Register_Accessor_Macros UART - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* UART - Register accessors */
|
|
#define UART_BDH_REG(base) ((base)->BDH)
|
|
#define UART_BDL_REG(base) ((base)->BDL)
|
|
#define UART_C1_REG(base) ((base)->C1)
|
|
#define UART_C2_REG(base) ((base)->C2)
|
|
#define UART_S1_REG(base) ((base)->S1)
|
|
#define UART_S2_REG(base) ((base)->S2)
|
|
#define UART_C3_REG(base) ((base)->C3)
|
|
#define UART_D_REG(base) ((base)->D)
|
|
#define UART_C4_REG(base) ((base)->C4)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART_Register_Masks UART Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* BDH Bit Fields */
|
|
#define UART_BDH_SBR_MASK 0x1Fu
|
|
#define UART_BDH_SBR_SHIFT 0
|
|
#define UART_BDH_SBR_WIDTH 5
|
|
#define UART_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_SBR_SHIFT))&UART_BDH_SBR_MASK)
|
|
#define UART_BDH_SBNS_MASK 0x20u
|
|
#define UART_BDH_SBNS_SHIFT 5
|
|
#define UART_BDH_SBNS_WIDTH 1
|
|
#define UART_BDH_SBNS(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_SBNS_SHIFT))&UART_BDH_SBNS_MASK)
|
|
#define UART_BDH_RXEDGIE_MASK 0x40u
|
|
#define UART_BDH_RXEDGIE_SHIFT 6
|
|
#define UART_BDH_RXEDGIE_WIDTH 1
|
|
#define UART_BDH_RXEDGIE(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_RXEDGIE_SHIFT))&UART_BDH_RXEDGIE_MASK)
|
|
#define UART_BDH_LBKDIE_MASK 0x80u
|
|
#define UART_BDH_LBKDIE_SHIFT 7
|
|
#define UART_BDH_LBKDIE_WIDTH 1
|
|
#define UART_BDH_LBKDIE(x) (((uint8_t)(((uint8_t)(x))<<UART_BDH_LBKDIE_SHIFT))&UART_BDH_LBKDIE_MASK)
|
|
/* BDL Bit Fields */
|
|
#define UART_BDL_SBR_MASK 0xFFu
|
|
#define UART_BDL_SBR_SHIFT 0
|
|
#define UART_BDL_SBR_WIDTH 8
|
|
#define UART_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART_BDL_SBR_SHIFT))&UART_BDL_SBR_MASK)
|
|
/* C1 Bit Fields */
|
|
#define UART_C1_PT_MASK 0x1u
|
|
#define UART_C1_PT_SHIFT 0
|
|
#define UART_C1_PT_WIDTH 1
|
|
#define UART_C1_PT(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_PT_SHIFT))&UART_C1_PT_MASK)
|
|
#define UART_C1_PE_MASK 0x2u
|
|
#define UART_C1_PE_SHIFT 1
|
|
#define UART_C1_PE_WIDTH 1
|
|
#define UART_C1_PE(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_PE_SHIFT))&UART_C1_PE_MASK)
|
|
#define UART_C1_ILT_MASK 0x4u
|
|
#define UART_C1_ILT_SHIFT 2
|
|
#define UART_C1_ILT_WIDTH 1
|
|
#define UART_C1_ILT(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_ILT_SHIFT))&UART_C1_ILT_MASK)
|
|
#define UART_C1_WAKE_MASK 0x8u
|
|
#define UART_C1_WAKE_SHIFT 3
|
|
#define UART_C1_WAKE_WIDTH 1
|
|
#define UART_C1_WAKE(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_WAKE_SHIFT))&UART_C1_WAKE_MASK)
|
|
#define UART_C1_M_MASK 0x10u
|
|
#define UART_C1_M_SHIFT 4
|
|
#define UART_C1_M_WIDTH 1
|
|
#define UART_C1_M(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_M_SHIFT))&UART_C1_M_MASK)
|
|
#define UART_C1_RSRC_MASK 0x20u
|
|
#define UART_C1_RSRC_SHIFT 5
|
|
#define UART_C1_RSRC_WIDTH 1
|
|
#define UART_C1_RSRC(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_RSRC_SHIFT))&UART_C1_RSRC_MASK)
|
|
#define UART_C1_UARTSWAI_MASK 0x40u
|
|
#define UART_C1_UARTSWAI_SHIFT 6
|
|
#define UART_C1_UARTSWAI_WIDTH 1
|
|
#define UART_C1_UARTSWAI(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_UARTSWAI_SHIFT))&UART_C1_UARTSWAI_MASK)
|
|
#define UART_C1_LOOPS_MASK 0x80u
|
|
#define UART_C1_LOOPS_SHIFT 7
|
|
#define UART_C1_LOOPS_WIDTH 1
|
|
#define UART_C1_LOOPS(x) (((uint8_t)(((uint8_t)(x))<<UART_C1_LOOPS_SHIFT))&UART_C1_LOOPS_MASK)
|
|
/* C2 Bit Fields */
|
|
#define UART_C2_SBK_MASK 0x1u
|
|
#define UART_C2_SBK_SHIFT 0
|
|
#define UART_C2_SBK_WIDTH 1
|
|
#define UART_C2_SBK(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_SBK_SHIFT))&UART_C2_SBK_MASK)
|
|
#define UART_C2_RWU_MASK 0x2u
|
|
#define UART_C2_RWU_SHIFT 1
|
|
#define UART_C2_RWU_WIDTH 1
|
|
#define UART_C2_RWU(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_RWU_SHIFT))&UART_C2_RWU_MASK)
|
|
#define UART_C2_RE_MASK 0x4u
|
|
#define UART_C2_RE_SHIFT 2
|
|
#define UART_C2_RE_WIDTH 1
|
|
#define UART_C2_RE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_RE_SHIFT))&UART_C2_RE_MASK)
|
|
#define UART_C2_TE_MASK 0x8u
|
|
#define UART_C2_TE_SHIFT 3
|
|
#define UART_C2_TE_WIDTH 1
|
|
#define UART_C2_TE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_TE_SHIFT))&UART_C2_TE_MASK)
|
|
#define UART_C2_ILIE_MASK 0x10u
|
|
#define UART_C2_ILIE_SHIFT 4
|
|
#define UART_C2_ILIE_WIDTH 1
|
|
#define UART_C2_ILIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_ILIE_SHIFT))&UART_C2_ILIE_MASK)
|
|
#define UART_C2_RIE_MASK 0x20u
|
|
#define UART_C2_RIE_SHIFT 5
|
|
#define UART_C2_RIE_WIDTH 1
|
|
#define UART_C2_RIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_RIE_SHIFT))&UART_C2_RIE_MASK)
|
|
#define UART_C2_TCIE_MASK 0x40u
|
|
#define UART_C2_TCIE_SHIFT 6
|
|
#define UART_C2_TCIE_WIDTH 1
|
|
#define UART_C2_TCIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_TCIE_SHIFT))&UART_C2_TCIE_MASK)
|
|
#define UART_C2_TIE_MASK 0x80u
|
|
#define UART_C2_TIE_SHIFT 7
|
|
#define UART_C2_TIE_WIDTH 1
|
|
#define UART_C2_TIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C2_TIE_SHIFT))&UART_C2_TIE_MASK)
|
|
/* S1 Bit Fields */
|
|
#define UART_S1_PF_MASK 0x1u
|
|
#define UART_S1_PF_SHIFT 0
|
|
#define UART_S1_PF_WIDTH 1
|
|
#define UART_S1_PF(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_PF_SHIFT))&UART_S1_PF_MASK)
|
|
#define UART_S1_FE_MASK 0x2u
|
|
#define UART_S1_FE_SHIFT 1
|
|
#define UART_S1_FE_WIDTH 1
|
|
#define UART_S1_FE(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_FE_SHIFT))&UART_S1_FE_MASK)
|
|
#define UART_S1_NF_MASK 0x4u
|
|
#define UART_S1_NF_SHIFT 2
|
|
#define UART_S1_NF_WIDTH 1
|
|
#define UART_S1_NF(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_NF_SHIFT))&UART_S1_NF_MASK)
|
|
#define UART_S1_OR_MASK 0x8u
|
|
#define UART_S1_OR_SHIFT 3
|
|
#define UART_S1_OR_WIDTH 1
|
|
#define UART_S1_OR(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_OR_SHIFT))&UART_S1_OR_MASK)
|
|
#define UART_S1_IDLE_MASK 0x10u
|
|
#define UART_S1_IDLE_SHIFT 4
|
|
#define UART_S1_IDLE_WIDTH 1
|
|
#define UART_S1_IDLE(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_IDLE_SHIFT))&UART_S1_IDLE_MASK)
|
|
#define UART_S1_RDRF_MASK 0x20u
|
|
#define UART_S1_RDRF_SHIFT 5
|
|
#define UART_S1_RDRF_WIDTH 1
|
|
#define UART_S1_RDRF(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_RDRF_SHIFT))&UART_S1_RDRF_MASK)
|
|
#define UART_S1_TC_MASK 0x40u
|
|
#define UART_S1_TC_SHIFT 6
|
|
#define UART_S1_TC_WIDTH 1
|
|
#define UART_S1_TC(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_TC_SHIFT))&UART_S1_TC_MASK)
|
|
#define UART_S1_TDRE_MASK 0x80u
|
|
#define UART_S1_TDRE_SHIFT 7
|
|
#define UART_S1_TDRE_WIDTH 1
|
|
#define UART_S1_TDRE(x) (((uint8_t)(((uint8_t)(x))<<UART_S1_TDRE_SHIFT))&UART_S1_TDRE_MASK)
|
|
/* S2 Bit Fields */
|
|
#define UART_S2_RAF_MASK 0x1u
|
|
#define UART_S2_RAF_SHIFT 0
|
|
#define UART_S2_RAF_WIDTH 1
|
|
#define UART_S2_RAF(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_RAF_SHIFT))&UART_S2_RAF_MASK)
|
|
#define UART_S2_LBKDE_MASK 0x2u
|
|
#define UART_S2_LBKDE_SHIFT 1
|
|
#define UART_S2_LBKDE_WIDTH 1
|
|
#define UART_S2_LBKDE(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_LBKDE_SHIFT))&UART_S2_LBKDE_MASK)
|
|
#define UART_S2_BRK13_MASK 0x4u
|
|
#define UART_S2_BRK13_SHIFT 2
|
|
#define UART_S2_BRK13_WIDTH 1
|
|
#define UART_S2_BRK13(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_BRK13_SHIFT))&UART_S2_BRK13_MASK)
|
|
#define UART_S2_RWUID_MASK 0x8u
|
|
#define UART_S2_RWUID_SHIFT 3
|
|
#define UART_S2_RWUID_WIDTH 1
|
|
#define UART_S2_RWUID(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_RWUID_SHIFT))&UART_S2_RWUID_MASK)
|
|
#define UART_S2_RXINV_MASK 0x10u
|
|
#define UART_S2_RXINV_SHIFT 4
|
|
#define UART_S2_RXINV_WIDTH 1
|
|
#define UART_S2_RXINV(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_RXINV_SHIFT))&UART_S2_RXINV_MASK)
|
|
#define UART_S2_RXEDGIF_MASK 0x40u
|
|
#define UART_S2_RXEDGIF_SHIFT 6
|
|
#define UART_S2_RXEDGIF_WIDTH 1
|
|
#define UART_S2_RXEDGIF(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_RXEDGIF_SHIFT))&UART_S2_RXEDGIF_MASK)
|
|
#define UART_S2_LBKDIF_MASK 0x80u
|
|
#define UART_S2_LBKDIF_SHIFT 7
|
|
#define UART_S2_LBKDIF_WIDTH 1
|
|
#define UART_S2_LBKDIF(x) (((uint8_t)(((uint8_t)(x))<<UART_S2_LBKDIF_SHIFT))&UART_S2_LBKDIF_MASK)
|
|
/* C3 Bit Fields */
|
|
#define UART_C3_PEIE_MASK 0x1u
|
|
#define UART_C3_PEIE_SHIFT 0
|
|
#define UART_C3_PEIE_WIDTH 1
|
|
#define UART_C3_PEIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_PEIE_SHIFT))&UART_C3_PEIE_MASK)
|
|
#define UART_C3_FEIE_MASK 0x2u
|
|
#define UART_C3_FEIE_SHIFT 1
|
|
#define UART_C3_FEIE_WIDTH 1
|
|
#define UART_C3_FEIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_FEIE_SHIFT))&UART_C3_FEIE_MASK)
|
|
#define UART_C3_NEIE_MASK 0x4u
|
|
#define UART_C3_NEIE_SHIFT 2
|
|
#define UART_C3_NEIE_WIDTH 1
|
|
#define UART_C3_NEIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_NEIE_SHIFT))&UART_C3_NEIE_MASK)
|
|
#define UART_C3_ORIE_MASK 0x8u
|
|
#define UART_C3_ORIE_SHIFT 3
|
|
#define UART_C3_ORIE_WIDTH 1
|
|
#define UART_C3_ORIE(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_ORIE_SHIFT))&UART_C3_ORIE_MASK)
|
|
#define UART_C3_TXINV_MASK 0x10u
|
|
#define UART_C3_TXINV_SHIFT 4
|
|
#define UART_C3_TXINV_WIDTH 1
|
|
#define UART_C3_TXINV(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_TXINV_SHIFT))&UART_C3_TXINV_MASK)
|
|
#define UART_C3_TXDIR_MASK 0x20u
|
|
#define UART_C3_TXDIR_SHIFT 5
|
|
#define UART_C3_TXDIR_WIDTH 1
|
|
#define UART_C3_TXDIR(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_TXDIR_SHIFT))&UART_C3_TXDIR_MASK)
|
|
#define UART_C3_T8_MASK 0x40u
|
|
#define UART_C3_T8_SHIFT 6
|
|
#define UART_C3_T8_WIDTH 1
|
|
#define UART_C3_T8(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_T8_SHIFT))&UART_C3_T8_MASK)
|
|
#define UART_C3_R8_MASK 0x80u
|
|
#define UART_C3_R8_SHIFT 7
|
|
#define UART_C3_R8_WIDTH 1
|
|
#define UART_C3_R8(x) (((uint8_t)(((uint8_t)(x))<<UART_C3_R8_SHIFT))&UART_C3_R8_MASK)
|
|
/* D Bit Fields */
|
|
#define UART_D_R0T0_MASK 0x1u
|
|
#define UART_D_R0T0_SHIFT 0
|
|
#define UART_D_R0T0_WIDTH 1
|
|
#define UART_D_R0T0(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R0T0_SHIFT))&UART_D_R0T0_MASK)
|
|
#define UART_D_R1T1_MASK 0x2u
|
|
#define UART_D_R1T1_SHIFT 1
|
|
#define UART_D_R1T1_WIDTH 1
|
|
#define UART_D_R1T1(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R1T1_SHIFT))&UART_D_R1T1_MASK)
|
|
#define UART_D_R2T2_MASK 0x4u
|
|
#define UART_D_R2T2_SHIFT 2
|
|
#define UART_D_R2T2_WIDTH 1
|
|
#define UART_D_R2T2(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R2T2_SHIFT))&UART_D_R2T2_MASK)
|
|
#define UART_D_R3T3_MASK 0x8u
|
|
#define UART_D_R3T3_SHIFT 3
|
|
#define UART_D_R3T3_WIDTH 1
|
|
#define UART_D_R3T3(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R3T3_SHIFT))&UART_D_R3T3_MASK)
|
|
#define UART_D_R4T4_MASK 0x10u
|
|
#define UART_D_R4T4_SHIFT 4
|
|
#define UART_D_R4T4_WIDTH 1
|
|
#define UART_D_R4T4(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R4T4_SHIFT))&UART_D_R4T4_MASK)
|
|
#define UART_D_R5T5_MASK 0x20u
|
|
#define UART_D_R5T5_SHIFT 5
|
|
#define UART_D_R5T5_WIDTH 1
|
|
#define UART_D_R5T5(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R5T5_SHIFT))&UART_D_R5T5_MASK)
|
|
#define UART_D_R6T6_MASK 0x40u
|
|
#define UART_D_R6T6_SHIFT 6
|
|
#define UART_D_R6T6_WIDTH 1
|
|
#define UART_D_R6T6(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R6T6_SHIFT))&UART_D_R6T6_MASK)
|
|
#define UART_D_R7T7_MASK 0x80u
|
|
#define UART_D_R7T7_SHIFT 7
|
|
#define UART_D_R7T7_WIDTH 1
|
|
#define UART_D_R7T7(x) (((uint8_t)(((uint8_t)(x))<<UART_D_R7T7_SHIFT))&UART_D_R7T7_MASK)
|
|
/* C4 Bit Fields */
|
|
#define UART_C4_RDMAS_MASK 0x20u
|
|
#define UART_C4_RDMAS_SHIFT 5
|
|
#define UART_C4_RDMAS_WIDTH 1
|
|
#define UART_C4_RDMAS(x) (((uint8_t)(((uint8_t)(x))<<UART_C4_RDMAS_SHIFT))&UART_C4_RDMAS_MASK)
|
|
#define UART_C4_TDMAS_MASK 0x80u
|
|
#define UART_C4_TDMAS_SHIFT 7
|
|
#define UART_C4_TDMAS_WIDTH 1
|
|
#define UART_C4_TDMAS(x) (((uint8_t)(((uint8_t)(x))<<UART_C4_TDMAS_SHIFT))&UART_C4_TDMAS_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART_Register_Masks */
|
|
|
|
|
|
/* UART - Peripheral instance base addresses */
|
|
/** Peripheral UART1 base address */
|
|
#define UART1_BASE (0x4006B000u)
|
|
/** Peripheral UART1 base pointer */
|
|
#define UART1 ((UART_Type *)UART1_BASE)
|
|
#define UART1_BASE_PTR (UART1)
|
|
/** Peripheral UART2 base address */
|
|
#define UART2_BASE (0x4006C000u)
|
|
/** Peripheral UART2 base pointer */
|
|
#define UART2 ((UART_Type *)UART2_BASE)
|
|
#define UART2_BASE_PTR (UART2)
|
|
/** Array initializer of UART peripheral base addresses */
|
|
#define UART_BASE_ADDRS { UART1_BASE, UART2_BASE }
|
|
/** Array initializer of UART peripheral base pointers */
|
|
#define UART_BASE_PTRS { UART1, UART2 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART_Register_Accessor_Macros UART - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* UART - Register instance definitions */
|
|
/* UART1 */
|
|
#define UART1_BDH UART_BDH_REG(UART1)
|
|
#define UART1_BDL UART_BDL_REG(UART1)
|
|
#define UART1_C1 UART_C1_REG(UART1)
|
|
#define UART1_C2 UART_C2_REG(UART1)
|
|
#define UART1_S1 UART_S1_REG(UART1)
|
|
#define UART1_S2 UART_S2_REG(UART1)
|
|
#define UART1_C3 UART_C3_REG(UART1)
|
|
#define UART1_D UART_D_REG(UART1)
|
|
#define UART1_C4 UART_C4_REG(UART1)
|
|
/* UART2 */
|
|
#define UART2_BDH UART_BDH_REG(UART2)
|
|
#define UART2_BDL UART_BDL_REG(UART2)
|
|
#define UART2_C1 UART_C1_REG(UART2)
|
|
#define UART2_C2 UART_C2_REG(UART2)
|
|
#define UART2_S1 UART_S1_REG(UART2)
|
|
#define UART2_S2 UART_S2_REG(UART2)
|
|
#define UART2_C3 UART_C3_REG(UART2)
|
|
#define UART2_D UART_D_REG(UART2)
|
|
#define UART2_C4 UART_C4_REG(UART2)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART0 Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART0_Peripheral_Access_Layer UART0 Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** UART0 - Register Layout Typedef */
|
|
typedef struct {
|
|
__IO uint8_t BDH; /**< UART Baud Rate Register High, offset: 0x0 */
|
|
__IO uint8_t BDL; /**< UART Baud Rate Register Low, offset: 0x1 */
|
|
__IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
|
|
__IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
|
|
__IO uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
|
|
__IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
|
|
__IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
|
|
__IO uint8_t D; /**< UART Data Register, offset: 0x7 */
|
|
__IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
|
|
__IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
|
|
__IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
|
|
__IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
|
|
} UART0_Type, *UART0_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART0 - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART0_Register_Accessor_Macros UART0 - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* UART0 - Register accessors */
|
|
#define UART0_BDH_REG(base) ((base)->BDH)
|
|
#define UART0_BDL_REG(base) ((base)->BDL)
|
|
#define UART0_C1_REG(base) ((base)->C1)
|
|
#define UART0_C2_REG(base) ((base)->C2)
|
|
#define UART0_S1_REG(base) ((base)->S1)
|
|
#define UART0_S2_REG(base) ((base)->S2)
|
|
#define UART0_C3_REG(base) ((base)->C3)
|
|
#define UART0_D_REG(base) ((base)->D)
|
|
#define UART0_MA1_REG(base) ((base)->MA1)
|
|
#define UART0_MA2_REG(base) ((base)->MA2)
|
|
#define UART0_C4_REG(base) ((base)->C4)
|
|
#define UART0_C5_REG(base) ((base)->C5)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART0_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART0 Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART0_Register_Masks UART0 Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* BDH Bit Fields */
|
|
#define UART0_BDH_SBR_MASK 0x1Fu
|
|
#define UART0_BDH_SBR_SHIFT 0
|
|
#define UART0_BDH_SBR_WIDTH 5
|
|
#define UART0_BDH_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_SBR_SHIFT))&UART0_BDH_SBR_MASK)
|
|
#define UART0_BDH_SBNS_MASK 0x20u
|
|
#define UART0_BDH_SBNS_SHIFT 5
|
|
#define UART0_BDH_SBNS_WIDTH 1
|
|
#define UART0_BDH_SBNS(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_SBNS_SHIFT))&UART0_BDH_SBNS_MASK)
|
|
#define UART0_BDH_RXEDGIE_MASK 0x40u
|
|
#define UART0_BDH_RXEDGIE_SHIFT 6
|
|
#define UART0_BDH_RXEDGIE_WIDTH 1
|
|
#define UART0_BDH_RXEDGIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_RXEDGIE_SHIFT))&UART0_BDH_RXEDGIE_MASK)
|
|
#define UART0_BDH_LBKDIE_MASK 0x80u
|
|
#define UART0_BDH_LBKDIE_SHIFT 7
|
|
#define UART0_BDH_LBKDIE_WIDTH 1
|
|
#define UART0_BDH_LBKDIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDH_LBKDIE_SHIFT))&UART0_BDH_LBKDIE_MASK)
|
|
/* BDL Bit Fields */
|
|
#define UART0_BDL_SBR_MASK 0xFFu
|
|
#define UART0_BDL_SBR_SHIFT 0
|
|
#define UART0_BDL_SBR_WIDTH 8
|
|
#define UART0_BDL_SBR(x) (((uint8_t)(((uint8_t)(x))<<UART0_BDL_SBR_SHIFT))&UART0_BDL_SBR_MASK)
|
|
/* C1 Bit Fields */
|
|
#define UART0_C1_PT_MASK 0x1u
|
|
#define UART0_C1_PT_SHIFT 0
|
|
#define UART0_C1_PT_WIDTH 1
|
|
#define UART0_C1_PT(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_PT_SHIFT))&UART0_C1_PT_MASK)
|
|
#define UART0_C1_PE_MASK 0x2u
|
|
#define UART0_C1_PE_SHIFT 1
|
|
#define UART0_C1_PE_WIDTH 1
|
|
#define UART0_C1_PE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_PE_SHIFT))&UART0_C1_PE_MASK)
|
|
#define UART0_C1_ILT_MASK 0x4u
|
|
#define UART0_C1_ILT_SHIFT 2
|
|
#define UART0_C1_ILT_WIDTH 1
|
|
#define UART0_C1_ILT(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_ILT_SHIFT))&UART0_C1_ILT_MASK)
|
|
#define UART0_C1_WAKE_MASK 0x8u
|
|
#define UART0_C1_WAKE_SHIFT 3
|
|
#define UART0_C1_WAKE_WIDTH 1
|
|
#define UART0_C1_WAKE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_WAKE_SHIFT))&UART0_C1_WAKE_MASK)
|
|
#define UART0_C1_M_MASK 0x10u
|
|
#define UART0_C1_M_SHIFT 4
|
|
#define UART0_C1_M_WIDTH 1
|
|
#define UART0_C1_M(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_M_SHIFT))&UART0_C1_M_MASK)
|
|
#define UART0_C1_RSRC_MASK 0x20u
|
|
#define UART0_C1_RSRC_SHIFT 5
|
|
#define UART0_C1_RSRC_WIDTH 1
|
|
#define UART0_C1_RSRC(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_RSRC_SHIFT))&UART0_C1_RSRC_MASK)
|
|
#define UART0_C1_DOZEEN_MASK 0x40u
|
|
#define UART0_C1_DOZEEN_SHIFT 6
|
|
#define UART0_C1_DOZEEN_WIDTH 1
|
|
#define UART0_C1_DOZEEN(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_DOZEEN_SHIFT))&UART0_C1_DOZEEN_MASK)
|
|
#define UART0_C1_LOOPS_MASK 0x80u
|
|
#define UART0_C1_LOOPS_SHIFT 7
|
|
#define UART0_C1_LOOPS_WIDTH 1
|
|
#define UART0_C1_LOOPS(x) (((uint8_t)(((uint8_t)(x))<<UART0_C1_LOOPS_SHIFT))&UART0_C1_LOOPS_MASK)
|
|
/* C2 Bit Fields */
|
|
#define UART0_C2_SBK_MASK 0x1u
|
|
#define UART0_C2_SBK_SHIFT 0
|
|
#define UART0_C2_SBK_WIDTH 1
|
|
#define UART0_C2_SBK(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_SBK_SHIFT))&UART0_C2_SBK_MASK)
|
|
#define UART0_C2_RWU_MASK 0x2u
|
|
#define UART0_C2_RWU_SHIFT 1
|
|
#define UART0_C2_RWU_WIDTH 1
|
|
#define UART0_C2_RWU(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_RWU_SHIFT))&UART0_C2_RWU_MASK)
|
|
#define UART0_C2_RE_MASK 0x4u
|
|
#define UART0_C2_RE_SHIFT 2
|
|
#define UART0_C2_RE_WIDTH 1
|
|
#define UART0_C2_RE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_RE_SHIFT))&UART0_C2_RE_MASK)
|
|
#define UART0_C2_TE_MASK 0x8u
|
|
#define UART0_C2_TE_SHIFT 3
|
|
#define UART0_C2_TE_WIDTH 1
|
|
#define UART0_C2_TE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_TE_SHIFT))&UART0_C2_TE_MASK)
|
|
#define UART0_C2_ILIE_MASK 0x10u
|
|
#define UART0_C2_ILIE_SHIFT 4
|
|
#define UART0_C2_ILIE_WIDTH 1
|
|
#define UART0_C2_ILIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_ILIE_SHIFT))&UART0_C2_ILIE_MASK)
|
|
#define UART0_C2_RIE_MASK 0x20u
|
|
#define UART0_C2_RIE_SHIFT 5
|
|
#define UART0_C2_RIE_WIDTH 1
|
|
#define UART0_C2_RIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_RIE_SHIFT))&UART0_C2_RIE_MASK)
|
|
#define UART0_C2_TCIE_MASK 0x40u
|
|
#define UART0_C2_TCIE_SHIFT 6
|
|
#define UART0_C2_TCIE_WIDTH 1
|
|
#define UART0_C2_TCIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_TCIE_SHIFT))&UART0_C2_TCIE_MASK)
|
|
#define UART0_C2_TIE_MASK 0x80u
|
|
#define UART0_C2_TIE_SHIFT 7
|
|
#define UART0_C2_TIE_WIDTH 1
|
|
#define UART0_C2_TIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C2_TIE_SHIFT))&UART0_C2_TIE_MASK)
|
|
/* S1 Bit Fields */
|
|
#define UART0_S1_PF_MASK 0x1u
|
|
#define UART0_S1_PF_SHIFT 0
|
|
#define UART0_S1_PF_WIDTH 1
|
|
#define UART0_S1_PF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_PF_SHIFT))&UART0_S1_PF_MASK)
|
|
#define UART0_S1_FE_MASK 0x2u
|
|
#define UART0_S1_FE_SHIFT 1
|
|
#define UART0_S1_FE_WIDTH 1
|
|
#define UART0_S1_FE(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_FE_SHIFT))&UART0_S1_FE_MASK)
|
|
#define UART0_S1_NF_MASK 0x4u
|
|
#define UART0_S1_NF_SHIFT 2
|
|
#define UART0_S1_NF_WIDTH 1
|
|
#define UART0_S1_NF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_NF_SHIFT))&UART0_S1_NF_MASK)
|
|
#define UART0_S1_OR_MASK 0x8u
|
|
#define UART0_S1_OR_SHIFT 3
|
|
#define UART0_S1_OR_WIDTH 1
|
|
#define UART0_S1_OR(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_OR_SHIFT))&UART0_S1_OR_MASK)
|
|
#define UART0_S1_IDLE_MASK 0x10u
|
|
#define UART0_S1_IDLE_SHIFT 4
|
|
#define UART0_S1_IDLE_WIDTH 1
|
|
#define UART0_S1_IDLE(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_IDLE_SHIFT))&UART0_S1_IDLE_MASK)
|
|
#define UART0_S1_RDRF_MASK 0x20u
|
|
#define UART0_S1_RDRF_SHIFT 5
|
|
#define UART0_S1_RDRF_WIDTH 1
|
|
#define UART0_S1_RDRF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_RDRF_SHIFT))&UART0_S1_RDRF_MASK)
|
|
#define UART0_S1_TC_MASK 0x40u
|
|
#define UART0_S1_TC_SHIFT 6
|
|
#define UART0_S1_TC_WIDTH 1
|
|
#define UART0_S1_TC(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_TC_SHIFT))&UART0_S1_TC_MASK)
|
|
#define UART0_S1_TDRE_MASK 0x80u
|
|
#define UART0_S1_TDRE_SHIFT 7
|
|
#define UART0_S1_TDRE_WIDTH 1
|
|
#define UART0_S1_TDRE(x) (((uint8_t)(((uint8_t)(x))<<UART0_S1_TDRE_SHIFT))&UART0_S1_TDRE_MASK)
|
|
/* S2 Bit Fields */
|
|
#define UART0_S2_RAF_MASK 0x1u
|
|
#define UART0_S2_RAF_SHIFT 0
|
|
#define UART0_S2_RAF_WIDTH 1
|
|
#define UART0_S2_RAF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_RAF_SHIFT))&UART0_S2_RAF_MASK)
|
|
#define UART0_S2_LBKDE_MASK 0x2u
|
|
#define UART0_S2_LBKDE_SHIFT 1
|
|
#define UART0_S2_LBKDE_WIDTH 1
|
|
#define UART0_S2_LBKDE(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_LBKDE_SHIFT))&UART0_S2_LBKDE_MASK)
|
|
#define UART0_S2_BRK13_MASK 0x4u
|
|
#define UART0_S2_BRK13_SHIFT 2
|
|
#define UART0_S2_BRK13_WIDTH 1
|
|
#define UART0_S2_BRK13(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_BRK13_SHIFT))&UART0_S2_BRK13_MASK)
|
|
#define UART0_S2_RWUID_MASK 0x8u
|
|
#define UART0_S2_RWUID_SHIFT 3
|
|
#define UART0_S2_RWUID_WIDTH 1
|
|
#define UART0_S2_RWUID(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_RWUID_SHIFT))&UART0_S2_RWUID_MASK)
|
|
#define UART0_S2_RXINV_MASK 0x10u
|
|
#define UART0_S2_RXINV_SHIFT 4
|
|
#define UART0_S2_RXINV_WIDTH 1
|
|
#define UART0_S2_RXINV(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_RXINV_SHIFT))&UART0_S2_RXINV_MASK)
|
|
#define UART0_S2_MSBF_MASK 0x20u
|
|
#define UART0_S2_MSBF_SHIFT 5
|
|
#define UART0_S2_MSBF_WIDTH 1
|
|
#define UART0_S2_MSBF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_MSBF_SHIFT))&UART0_S2_MSBF_MASK)
|
|
#define UART0_S2_RXEDGIF_MASK 0x40u
|
|
#define UART0_S2_RXEDGIF_SHIFT 6
|
|
#define UART0_S2_RXEDGIF_WIDTH 1
|
|
#define UART0_S2_RXEDGIF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_RXEDGIF_SHIFT))&UART0_S2_RXEDGIF_MASK)
|
|
#define UART0_S2_LBKDIF_MASK 0x80u
|
|
#define UART0_S2_LBKDIF_SHIFT 7
|
|
#define UART0_S2_LBKDIF_WIDTH 1
|
|
#define UART0_S2_LBKDIF(x) (((uint8_t)(((uint8_t)(x))<<UART0_S2_LBKDIF_SHIFT))&UART0_S2_LBKDIF_MASK)
|
|
/* C3 Bit Fields */
|
|
#define UART0_C3_PEIE_MASK 0x1u
|
|
#define UART0_C3_PEIE_SHIFT 0
|
|
#define UART0_C3_PEIE_WIDTH 1
|
|
#define UART0_C3_PEIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_PEIE_SHIFT))&UART0_C3_PEIE_MASK)
|
|
#define UART0_C3_FEIE_MASK 0x2u
|
|
#define UART0_C3_FEIE_SHIFT 1
|
|
#define UART0_C3_FEIE_WIDTH 1
|
|
#define UART0_C3_FEIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_FEIE_SHIFT))&UART0_C3_FEIE_MASK)
|
|
#define UART0_C3_NEIE_MASK 0x4u
|
|
#define UART0_C3_NEIE_SHIFT 2
|
|
#define UART0_C3_NEIE_WIDTH 1
|
|
#define UART0_C3_NEIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_NEIE_SHIFT))&UART0_C3_NEIE_MASK)
|
|
#define UART0_C3_ORIE_MASK 0x8u
|
|
#define UART0_C3_ORIE_SHIFT 3
|
|
#define UART0_C3_ORIE_WIDTH 1
|
|
#define UART0_C3_ORIE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_ORIE_SHIFT))&UART0_C3_ORIE_MASK)
|
|
#define UART0_C3_TXINV_MASK 0x10u
|
|
#define UART0_C3_TXINV_SHIFT 4
|
|
#define UART0_C3_TXINV_WIDTH 1
|
|
#define UART0_C3_TXINV(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_TXINV_SHIFT))&UART0_C3_TXINV_MASK)
|
|
#define UART0_C3_TXDIR_MASK 0x20u
|
|
#define UART0_C3_TXDIR_SHIFT 5
|
|
#define UART0_C3_TXDIR_WIDTH 1
|
|
#define UART0_C3_TXDIR(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_TXDIR_SHIFT))&UART0_C3_TXDIR_MASK)
|
|
#define UART0_C3_R9T8_MASK 0x40u
|
|
#define UART0_C3_R9T8_SHIFT 6
|
|
#define UART0_C3_R9T8_WIDTH 1
|
|
#define UART0_C3_R9T8(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_R9T8_SHIFT))&UART0_C3_R9T8_MASK)
|
|
#define UART0_C3_R8T9_MASK 0x80u
|
|
#define UART0_C3_R8T9_SHIFT 7
|
|
#define UART0_C3_R8T9_WIDTH 1
|
|
#define UART0_C3_R8T9(x) (((uint8_t)(((uint8_t)(x))<<UART0_C3_R8T9_SHIFT))&UART0_C3_R8T9_MASK)
|
|
/* D Bit Fields */
|
|
#define UART0_D_R0T0_MASK 0x1u
|
|
#define UART0_D_R0T0_SHIFT 0
|
|
#define UART0_D_R0T0_WIDTH 1
|
|
#define UART0_D_R0T0(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R0T0_SHIFT))&UART0_D_R0T0_MASK)
|
|
#define UART0_D_R1T1_MASK 0x2u
|
|
#define UART0_D_R1T1_SHIFT 1
|
|
#define UART0_D_R1T1_WIDTH 1
|
|
#define UART0_D_R1T1(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R1T1_SHIFT))&UART0_D_R1T1_MASK)
|
|
#define UART0_D_R2T2_MASK 0x4u
|
|
#define UART0_D_R2T2_SHIFT 2
|
|
#define UART0_D_R2T2_WIDTH 1
|
|
#define UART0_D_R2T2(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R2T2_SHIFT))&UART0_D_R2T2_MASK)
|
|
#define UART0_D_R3T3_MASK 0x8u
|
|
#define UART0_D_R3T3_SHIFT 3
|
|
#define UART0_D_R3T3_WIDTH 1
|
|
#define UART0_D_R3T3(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R3T3_SHIFT))&UART0_D_R3T3_MASK)
|
|
#define UART0_D_R4T4_MASK 0x10u
|
|
#define UART0_D_R4T4_SHIFT 4
|
|
#define UART0_D_R4T4_WIDTH 1
|
|
#define UART0_D_R4T4(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R4T4_SHIFT))&UART0_D_R4T4_MASK)
|
|
#define UART0_D_R5T5_MASK 0x20u
|
|
#define UART0_D_R5T5_SHIFT 5
|
|
#define UART0_D_R5T5_WIDTH 1
|
|
#define UART0_D_R5T5(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R5T5_SHIFT))&UART0_D_R5T5_MASK)
|
|
#define UART0_D_R6T6_MASK 0x40u
|
|
#define UART0_D_R6T6_SHIFT 6
|
|
#define UART0_D_R6T6_WIDTH 1
|
|
#define UART0_D_R6T6(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R6T6_SHIFT))&UART0_D_R6T6_MASK)
|
|
#define UART0_D_R7T7_MASK 0x80u
|
|
#define UART0_D_R7T7_SHIFT 7
|
|
#define UART0_D_R7T7_WIDTH 1
|
|
#define UART0_D_R7T7(x) (((uint8_t)(((uint8_t)(x))<<UART0_D_R7T7_SHIFT))&UART0_D_R7T7_MASK)
|
|
/* MA1 Bit Fields */
|
|
#define UART0_MA1_MA_MASK 0xFFu
|
|
#define UART0_MA1_MA_SHIFT 0
|
|
#define UART0_MA1_MA_WIDTH 8
|
|
#define UART0_MA1_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA1_MA_SHIFT))&UART0_MA1_MA_MASK)
|
|
/* MA2 Bit Fields */
|
|
#define UART0_MA2_MA_MASK 0xFFu
|
|
#define UART0_MA2_MA_SHIFT 0
|
|
#define UART0_MA2_MA_WIDTH 8
|
|
#define UART0_MA2_MA(x) (((uint8_t)(((uint8_t)(x))<<UART0_MA2_MA_SHIFT))&UART0_MA2_MA_MASK)
|
|
/* C4 Bit Fields */
|
|
#define UART0_C4_OSR_MASK 0x1Fu
|
|
#define UART0_C4_OSR_SHIFT 0
|
|
#define UART0_C4_OSR_WIDTH 5
|
|
#define UART0_C4_OSR(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_OSR_SHIFT))&UART0_C4_OSR_MASK)
|
|
#define UART0_C4_M10_MASK 0x20u
|
|
#define UART0_C4_M10_SHIFT 5
|
|
#define UART0_C4_M10_WIDTH 1
|
|
#define UART0_C4_M10(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_M10_SHIFT))&UART0_C4_M10_MASK)
|
|
#define UART0_C4_MAEN2_MASK 0x40u
|
|
#define UART0_C4_MAEN2_SHIFT 6
|
|
#define UART0_C4_MAEN2_WIDTH 1
|
|
#define UART0_C4_MAEN2(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_MAEN2_SHIFT))&UART0_C4_MAEN2_MASK)
|
|
#define UART0_C4_MAEN1_MASK 0x80u
|
|
#define UART0_C4_MAEN1_SHIFT 7
|
|
#define UART0_C4_MAEN1_WIDTH 1
|
|
#define UART0_C4_MAEN1(x) (((uint8_t)(((uint8_t)(x))<<UART0_C4_MAEN1_SHIFT))&UART0_C4_MAEN1_MASK)
|
|
/* C5 Bit Fields */
|
|
#define UART0_C5_RESYNCDIS_MASK 0x1u
|
|
#define UART0_C5_RESYNCDIS_SHIFT 0
|
|
#define UART0_C5_RESYNCDIS_WIDTH 1
|
|
#define UART0_C5_RESYNCDIS(x) (((uint8_t)(((uint8_t)(x))<<UART0_C5_RESYNCDIS_SHIFT))&UART0_C5_RESYNCDIS_MASK)
|
|
#define UART0_C5_BOTHEDGE_MASK 0x2u
|
|
#define UART0_C5_BOTHEDGE_SHIFT 1
|
|
#define UART0_C5_BOTHEDGE_WIDTH 1
|
|
#define UART0_C5_BOTHEDGE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C5_BOTHEDGE_SHIFT))&UART0_C5_BOTHEDGE_MASK)
|
|
#define UART0_C5_RDMAE_MASK 0x20u
|
|
#define UART0_C5_RDMAE_SHIFT 5
|
|
#define UART0_C5_RDMAE_WIDTH 1
|
|
#define UART0_C5_RDMAE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C5_RDMAE_SHIFT))&UART0_C5_RDMAE_MASK)
|
|
#define UART0_C5_TDMAE_MASK 0x80u
|
|
#define UART0_C5_TDMAE_SHIFT 7
|
|
#define UART0_C5_TDMAE_WIDTH 1
|
|
#define UART0_C5_TDMAE(x) (((uint8_t)(((uint8_t)(x))<<UART0_C5_TDMAE_SHIFT))&UART0_C5_TDMAE_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART0_Register_Masks */
|
|
|
|
|
|
/* UART0 - Peripheral instance base addresses */
|
|
/** Peripheral UART0 base address */
|
|
#define UART0_BASE (0x4006A000u)
|
|
/** Peripheral UART0 base pointer */
|
|
#define UART0 ((UART0_Type *)UART0_BASE)
|
|
#define UART0_BASE_PTR (UART0)
|
|
/** Array initializer of UART0 peripheral base addresses */
|
|
#define UART0_BASE_ADDRS { UART0_BASE }
|
|
/** Array initializer of UART0 peripheral base pointers */
|
|
#define UART0_BASE_PTRS { UART0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- UART0 - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup UART0_Register_Accessor_Macros UART0 - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* UART0 - Register instance definitions */
|
|
/* UART0 */
|
|
#define UART0_BDH UART0_BDH_REG(UART0)
|
|
#define UART0_BDL UART0_BDL_REG(UART0)
|
|
#define UART0_C1 UART0_C1_REG(UART0)
|
|
#define UART0_C2 UART0_C2_REG(UART0)
|
|
#define UART0_S1 UART0_S1_REG(UART0)
|
|
#define UART0_S2 UART0_S2_REG(UART0)
|
|
#define UART0_C3 UART0_C3_REG(UART0)
|
|
#define UART0_D UART0_D_REG(UART0)
|
|
#define UART0_MA1 UART0_MA1_REG(UART0)
|
|
#define UART0_MA2 UART0_MA2_REG(UART0)
|
|
#define UART0_C4 UART0_C4_REG(UART0)
|
|
#define UART0_C5 UART0_C5_REG(UART0)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART0_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group UART0_Peripheral_Access_Layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- USB Peripheral Access Layer
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
|
|
* @{
|
|
*/
|
|
|
|
/** USB - Register Layout Typedef */
|
|
typedef struct {
|
|
__I uint8_t PERID; /**< Peripheral ID register, offset: 0x0 */
|
|
uint8_t RESERVED_0[3];
|
|
__I uint8_t IDCOMP; /**< Peripheral ID Complement register, offset: 0x4 */
|
|
uint8_t RESERVED_1[3];
|
|
__I uint8_t REV; /**< Peripheral Revision register, offset: 0x8 */
|
|
uint8_t RESERVED_2[3];
|
|
__I uint8_t ADDINFO; /**< Peripheral Additional Info register, offset: 0xC */
|
|
uint8_t RESERVED_3[3];
|
|
__IO uint8_t OTGISTAT; /**< OTG Interrupt Status register, offset: 0x10 */
|
|
uint8_t RESERVED_4[3];
|
|
__IO uint8_t OTGICR; /**< OTG Interrupt Control Register, offset: 0x14 */
|
|
uint8_t RESERVED_5[3];
|
|
__IO uint8_t OTGSTAT; /**< OTG Status register, offset: 0x18 */
|
|
uint8_t RESERVED_6[3];
|
|
__IO uint8_t OTGCTL; /**< OTG Control register, offset: 0x1C */
|
|
uint8_t RESERVED_7[99];
|
|
__IO uint8_t ISTAT; /**< Interrupt Status register, offset: 0x80 */
|
|
uint8_t RESERVED_8[3];
|
|
__IO uint8_t INTEN; /**< Interrupt Enable register, offset: 0x84 */
|
|
uint8_t RESERVED_9[3];
|
|
__IO uint8_t ERRSTAT; /**< Error Interrupt Status register, offset: 0x88 */
|
|
uint8_t RESERVED_10[3];
|
|
__IO uint8_t ERREN; /**< Error Interrupt Enable register, offset: 0x8C */
|
|
uint8_t RESERVED_11[3];
|
|
__I uint8_t STAT; /**< Status register, offset: 0x90 */
|
|
uint8_t RESERVED_12[3];
|
|
__IO uint8_t CTL; /**< Control register, offset: 0x94 */
|
|
uint8_t RESERVED_13[3];
|
|
__IO uint8_t ADDR; /**< Address register, offset: 0x98 */
|
|
uint8_t RESERVED_14[3];
|
|
__IO uint8_t BDTPAGE1; /**< BDT Page Register 1, offset: 0x9C */
|
|
uint8_t RESERVED_15[3];
|
|
__IO uint8_t FRMNUML; /**< Frame Number Register Low, offset: 0xA0 */
|
|
uint8_t RESERVED_16[3];
|
|
__IO uint8_t FRMNUMH; /**< Frame Number Register High, offset: 0xA4 */
|
|
uint8_t RESERVED_17[3];
|
|
__IO uint8_t TOKEN; /**< Token register, offset: 0xA8 */
|
|
uint8_t RESERVED_18[3];
|
|
__IO uint8_t SOFTHLD; /**< SOF Threshold Register, offset: 0xAC */
|
|
uint8_t RESERVED_19[3];
|
|
__IO uint8_t BDTPAGE2; /**< BDT Page Register 2, offset: 0xB0 */
|
|
uint8_t RESERVED_20[3];
|
|
__IO uint8_t BDTPAGE3; /**< BDT Page Register 3, offset: 0xB4 */
|
|
uint8_t RESERVED_21[11];
|
|
struct { /* offset: 0xC0, array step: 0x4 */
|
|
__IO uint8_t ENDPT; /**< Endpoint Control register, array offset: 0xC0, array step: 0x4 */
|
|
uint8_t RESERVED_0[3];
|
|
} ENDPOINT[16];
|
|
__IO uint8_t USBCTRL; /**< USB Control register, offset: 0x100 */
|
|
uint8_t RESERVED_22[3];
|
|
__I uint8_t OBSERVE; /**< USB OTG Observe register, offset: 0x104 */
|
|
uint8_t RESERVED_23[3];
|
|
__IO uint8_t CONTROL; /**< USB OTG Control register, offset: 0x108 */
|
|
uint8_t RESERVED_24[3];
|
|
__IO uint8_t USBTRC0; /**< USB Transceiver Control Register 0, offset: 0x10C */
|
|
uint8_t RESERVED_25[7];
|
|
__IO uint8_t USBFRMADJUST; /**< Frame Adjust Register, offset: 0x114 */
|
|
} USB_Type, *USB_MemMapPtr;
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- USB - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup USB_Register_Accessor_Macros USB - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* USB - Register accessors */
|
|
#define USB_PERID_REG(base) ((base)->PERID)
|
|
#define USB_IDCOMP_REG(base) ((base)->IDCOMP)
|
|
#define USB_REV_REG(base) ((base)->REV)
|
|
#define USB_ADDINFO_REG(base) ((base)->ADDINFO)
|
|
#define USB_OTGISTAT_REG(base) ((base)->OTGISTAT)
|
|
#define USB_OTGICR_REG(base) ((base)->OTGICR)
|
|
#define USB_OTGSTAT_REG(base) ((base)->OTGSTAT)
|
|
#define USB_OTGCTL_REG(base) ((base)->OTGCTL)
|
|
#define USB_ISTAT_REG(base) ((base)->ISTAT)
|
|
#define USB_INTEN_REG(base) ((base)->INTEN)
|
|
#define USB_ERRSTAT_REG(base) ((base)->ERRSTAT)
|
|
#define USB_ERREN_REG(base) ((base)->ERREN)
|
|
#define USB_STAT_REG(base) ((base)->STAT)
|
|
#define USB_CTL_REG(base) ((base)->CTL)
|
|
#define USB_ADDR_REG(base) ((base)->ADDR)
|
|
#define USB_BDTPAGE1_REG(base) ((base)->BDTPAGE1)
|
|
#define USB_FRMNUML_REG(base) ((base)->FRMNUML)
|
|
#define USB_FRMNUMH_REG(base) ((base)->FRMNUMH)
|
|
#define USB_TOKEN_REG(base) ((base)->TOKEN)
|
|
#define USB_SOFTHLD_REG(base) ((base)->SOFTHLD)
|
|
#define USB_BDTPAGE2_REG(base) ((base)->BDTPAGE2)
|
|
#define USB_BDTPAGE3_REG(base) ((base)->BDTPAGE3)
|
|
#define USB_ENDPT_REG(base,index) ((base)->ENDPOINT[index].ENDPT)
|
|
#define USB_ENDPT_COUNT 16
|
|
#define USB_USBCTRL_REG(base) ((base)->USBCTRL)
|
|
#define USB_OBSERVE_REG(base) ((base)->OBSERVE)
|
|
#define USB_CONTROL_REG(base) ((base)->CONTROL)
|
|
#define USB_USBTRC0_REG(base) ((base)->USBTRC0)
|
|
#define USB_USBFRMADJUST_REG(base) ((base)->USBFRMADJUST)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group USB_Register_Accessor_Macros */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- USB Register Masks
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup USB_Register_Masks USB Register Masks
|
|
* @{
|
|
*/
|
|
|
|
/* PERID Bit Fields */
|
|
#define USB_PERID_ID_MASK 0x3Fu
|
|
#define USB_PERID_ID_SHIFT 0
|
|
#define USB_PERID_ID_WIDTH 6
|
|
#define USB_PERID_ID(x) (((uint8_t)(((uint8_t)(x))<<USB_PERID_ID_SHIFT))&USB_PERID_ID_MASK)
|
|
/* IDCOMP Bit Fields */
|
|
#define USB_IDCOMP_NID_MASK 0x3Fu
|
|
#define USB_IDCOMP_NID_SHIFT 0
|
|
#define USB_IDCOMP_NID_WIDTH 6
|
|
#define USB_IDCOMP_NID(x) (((uint8_t)(((uint8_t)(x))<<USB_IDCOMP_NID_SHIFT))&USB_IDCOMP_NID_MASK)
|
|
/* REV Bit Fields */
|
|
#define USB_REV_REV_MASK 0xFFu
|
|
#define USB_REV_REV_SHIFT 0
|
|
#define USB_REV_REV_WIDTH 8
|
|
#define USB_REV_REV(x) (((uint8_t)(((uint8_t)(x))<<USB_REV_REV_SHIFT))&USB_REV_REV_MASK)
|
|
/* ADDINFO Bit Fields */
|
|
#define USB_ADDINFO_IEHOST_MASK 0x1u
|
|
#define USB_ADDINFO_IEHOST_SHIFT 0
|
|
#define USB_ADDINFO_IEHOST_WIDTH 1
|
|
#define USB_ADDINFO_IEHOST(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDINFO_IEHOST_SHIFT))&USB_ADDINFO_IEHOST_MASK)
|
|
#define USB_ADDINFO_IRQNUM_MASK 0xF8u
|
|
#define USB_ADDINFO_IRQNUM_SHIFT 3
|
|
#define USB_ADDINFO_IRQNUM_WIDTH 5
|
|
#define USB_ADDINFO_IRQNUM(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDINFO_IRQNUM_SHIFT))&USB_ADDINFO_IRQNUM_MASK)
|
|
/* OTGISTAT Bit Fields */
|
|
#define USB_OTGISTAT_AVBUSCHG_MASK 0x1u
|
|
#define USB_OTGISTAT_AVBUSCHG_SHIFT 0
|
|
#define USB_OTGISTAT_AVBUSCHG_WIDTH 1
|
|
#define USB_OTGISTAT_AVBUSCHG(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_AVBUSCHG_SHIFT))&USB_OTGISTAT_AVBUSCHG_MASK)
|
|
#define USB_OTGISTAT_B_SESS_CHG_MASK 0x4u
|
|
#define USB_OTGISTAT_B_SESS_CHG_SHIFT 2
|
|
#define USB_OTGISTAT_B_SESS_CHG_WIDTH 1
|
|
#define USB_OTGISTAT_B_SESS_CHG(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_B_SESS_CHG_SHIFT))&USB_OTGISTAT_B_SESS_CHG_MASK)
|
|
#define USB_OTGISTAT_SESSVLDCHG_MASK 0x8u
|
|
#define USB_OTGISTAT_SESSVLDCHG_SHIFT 3
|
|
#define USB_OTGISTAT_SESSVLDCHG_WIDTH 1
|
|
#define USB_OTGISTAT_SESSVLDCHG(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_SESSVLDCHG_SHIFT))&USB_OTGISTAT_SESSVLDCHG_MASK)
|
|
#define USB_OTGISTAT_LINE_STATE_CHG_MASK 0x20u
|
|
#define USB_OTGISTAT_LINE_STATE_CHG_SHIFT 5
|
|
#define USB_OTGISTAT_LINE_STATE_CHG_WIDTH 1
|
|
#define USB_OTGISTAT_LINE_STATE_CHG(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_LINE_STATE_CHG_SHIFT))&USB_OTGISTAT_LINE_STATE_CHG_MASK)
|
|
#define USB_OTGISTAT_ONEMSEC_MASK 0x40u
|
|
#define USB_OTGISTAT_ONEMSEC_SHIFT 6
|
|
#define USB_OTGISTAT_ONEMSEC_WIDTH 1
|
|
#define USB_OTGISTAT_ONEMSEC(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_ONEMSEC_SHIFT))&USB_OTGISTAT_ONEMSEC_MASK)
|
|
#define USB_OTGISTAT_IDCHG_MASK 0x80u
|
|
#define USB_OTGISTAT_IDCHG_SHIFT 7
|
|
#define USB_OTGISTAT_IDCHG_WIDTH 1
|
|
#define USB_OTGISTAT_IDCHG(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGISTAT_IDCHG_SHIFT))&USB_OTGISTAT_IDCHG_MASK)
|
|
/* OTGICR Bit Fields */
|
|
#define USB_OTGICR_AVBUSEN_MASK 0x1u
|
|
#define USB_OTGICR_AVBUSEN_SHIFT 0
|
|
#define USB_OTGICR_AVBUSEN_WIDTH 1
|
|
#define USB_OTGICR_AVBUSEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_AVBUSEN_SHIFT))&USB_OTGICR_AVBUSEN_MASK)
|
|
#define USB_OTGICR_BSESSEN_MASK 0x4u
|
|
#define USB_OTGICR_BSESSEN_SHIFT 2
|
|
#define USB_OTGICR_BSESSEN_WIDTH 1
|
|
#define USB_OTGICR_BSESSEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_BSESSEN_SHIFT))&USB_OTGICR_BSESSEN_MASK)
|
|
#define USB_OTGICR_SESSVLDEN_MASK 0x8u
|
|
#define USB_OTGICR_SESSVLDEN_SHIFT 3
|
|
#define USB_OTGICR_SESSVLDEN_WIDTH 1
|
|
#define USB_OTGICR_SESSVLDEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_SESSVLDEN_SHIFT))&USB_OTGICR_SESSVLDEN_MASK)
|
|
#define USB_OTGICR_LINESTATEEN_MASK 0x20u
|
|
#define USB_OTGICR_LINESTATEEN_SHIFT 5
|
|
#define USB_OTGICR_LINESTATEEN_WIDTH 1
|
|
#define USB_OTGICR_LINESTATEEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_LINESTATEEN_SHIFT))&USB_OTGICR_LINESTATEEN_MASK)
|
|
#define USB_OTGICR_ONEMSECEN_MASK 0x40u
|
|
#define USB_OTGICR_ONEMSECEN_SHIFT 6
|
|
#define USB_OTGICR_ONEMSECEN_WIDTH 1
|
|
#define USB_OTGICR_ONEMSECEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_ONEMSECEN_SHIFT))&USB_OTGICR_ONEMSECEN_MASK)
|
|
#define USB_OTGICR_IDEN_MASK 0x80u
|
|
#define USB_OTGICR_IDEN_SHIFT 7
|
|
#define USB_OTGICR_IDEN_WIDTH 1
|
|
#define USB_OTGICR_IDEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGICR_IDEN_SHIFT))&USB_OTGICR_IDEN_MASK)
|
|
/* OTGSTAT Bit Fields */
|
|
#define USB_OTGSTAT_AVBUSVLD_MASK 0x1u
|
|
#define USB_OTGSTAT_AVBUSVLD_SHIFT 0
|
|
#define USB_OTGSTAT_AVBUSVLD_WIDTH 1
|
|
#define USB_OTGSTAT_AVBUSVLD(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_AVBUSVLD_SHIFT))&USB_OTGSTAT_AVBUSVLD_MASK)
|
|
#define USB_OTGSTAT_BSESSEND_MASK 0x4u
|
|
#define USB_OTGSTAT_BSESSEND_SHIFT 2
|
|
#define USB_OTGSTAT_BSESSEND_WIDTH 1
|
|
#define USB_OTGSTAT_BSESSEND(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_BSESSEND_SHIFT))&USB_OTGSTAT_BSESSEND_MASK)
|
|
#define USB_OTGSTAT_SESS_VLD_MASK 0x8u
|
|
#define USB_OTGSTAT_SESS_VLD_SHIFT 3
|
|
#define USB_OTGSTAT_SESS_VLD_WIDTH 1
|
|
#define USB_OTGSTAT_SESS_VLD(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_SESS_VLD_SHIFT))&USB_OTGSTAT_SESS_VLD_MASK)
|
|
#define USB_OTGSTAT_LINESTATESTABLE_MASK 0x20u
|
|
#define USB_OTGSTAT_LINESTATESTABLE_SHIFT 5
|
|
#define USB_OTGSTAT_LINESTATESTABLE_WIDTH 1
|
|
#define USB_OTGSTAT_LINESTATESTABLE(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_LINESTATESTABLE_SHIFT))&USB_OTGSTAT_LINESTATESTABLE_MASK)
|
|
#define USB_OTGSTAT_ONEMSECEN_MASK 0x40u
|
|
#define USB_OTGSTAT_ONEMSECEN_SHIFT 6
|
|
#define USB_OTGSTAT_ONEMSECEN_WIDTH 1
|
|
#define USB_OTGSTAT_ONEMSECEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_ONEMSECEN_SHIFT))&USB_OTGSTAT_ONEMSECEN_MASK)
|
|
#define USB_OTGSTAT_ID_MASK 0x80u
|
|
#define USB_OTGSTAT_ID_SHIFT 7
|
|
#define USB_OTGSTAT_ID_WIDTH 1
|
|
#define USB_OTGSTAT_ID(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGSTAT_ID_SHIFT))&USB_OTGSTAT_ID_MASK)
|
|
/* OTGCTL Bit Fields */
|
|
#define USB_OTGCTL_OTGEN_MASK 0x4u
|
|
#define USB_OTGCTL_OTGEN_SHIFT 2
|
|
#define USB_OTGCTL_OTGEN_WIDTH 1
|
|
#define USB_OTGCTL_OTGEN(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGCTL_OTGEN_SHIFT))&USB_OTGCTL_OTGEN_MASK)
|
|
#define USB_OTGCTL_DMLOW_MASK 0x10u
|
|
#define USB_OTGCTL_DMLOW_SHIFT 4
|
|
#define USB_OTGCTL_DMLOW_WIDTH 1
|
|
#define USB_OTGCTL_DMLOW(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGCTL_DMLOW_SHIFT))&USB_OTGCTL_DMLOW_MASK)
|
|
#define USB_OTGCTL_DPLOW_MASK 0x20u
|
|
#define USB_OTGCTL_DPLOW_SHIFT 5
|
|
#define USB_OTGCTL_DPLOW_WIDTH 1
|
|
#define USB_OTGCTL_DPLOW(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGCTL_DPLOW_SHIFT))&USB_OTGCTL_DPLOW_MASK)
|
|
#define USB_OTGCTL_DPHIGH_MASK 0x80u
|
|
#define USB_OTGCTL_DPHIGH_SHIFT 7
|
|
#define USB_OTGCTL_DPHIGH_WIDTH 1
|
|
#define USB_OTGCTL_DPHIGH(x) (((uint8_t)(((uint8_t)(x))<<USB_OTGCTL_DPHIGH_SHIFT))&USB_OTGCTL_DPHIGH_MASK)
|
|
/* ISTAT Bit Fields */
|
|
#define USB_ISTAT_USBRST_MASK 0x1u
|
|
#define USB_ISTAT_USBRST_SHIFT 0
|
|
#define USB_ISTAT_USBRST_WIDTH 1
|
|
#define USB_ISTAT_USBRST(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_USBRST_SHIFT))&USB_ISTAT_USBRST_MASK)
|
|
#define USB_ISTAT_ERROR_MASK 0x2u
|
|
#define USB_ISTAT_ERROR_SHIFT 1
|
|
#define USB_ISTAT_ERROR_WIDTH 1
|
|
#define USB_ISTAT_ERROR(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_ERROR_SHIFT))&USB_ISTAT_ERROR_MASK)
|
|
#define USB_ISTAT_SOFTOK_MASK 0x4u
|
|
#define USB_ISTAT_SOFTOK_SHIFT 2
|
|
#define USB_ISTAT_SOFTOK_WIDTH 1
|
|
#define USB_ISTAT_SOFTOK(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_SOFTOK_SHIFT))&USB_ISTAT_SOFTOK_MASK)
|
|
#define USB_ISTAT_TOKDNE_MASK 0x8u
|
|
#define USB_ISTAT_TOKDNE_SHIFT 3
|
|
#define USB_ISTAT_TOKDNE_WIDTH 1
|
|
#define USB_ISTAT_TOKDNE(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_TOKDNE_SHIFT))&USB_ISTAT_TOKDNE_MASK)
|
|
#define USB_ISTAT_SLEEP_MASK 0x10u
|
|
#define USB_ISTAT_SLEEP_SHIFT 4
|
|
#define USB_ISTAT_SLEEP_WIDTH 1
|
|
#define USB_ISTAT_SLEEP(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_SLEEP_SHIFT))&USB_ISTAT_SLEEP_MASK)
|
|
#define USB_ISTAT_RESUME_MASK 0x20u
|
|
#define USB_ISTAT_RESUME_SHIFT 5
|
|
#define USB_ISTAT_RESUME_WIDTH 1
|
|
#define USB_ISTAT_RESUME(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_RESUME_SHIFT))&USB_ISTAT_RESUME_MASK)
|
|
#define USB_ISTAT_ATTACH_MASK 0x40u
|
|
#define USB_ISTAT_ATTACH_SHIFT 6
|
|
#define USB_ISTAT_ATTACH_WIDTH 1
|
|
#define USB_ISTAT_ATTACH(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_ATTACH_SHIFT))&USB_ISTAT_ATTACH_MASK)
|
|
#define USB_ISTAT_STALL_MASK 0x80u
|
|
#define USB_ISTAT_STALL_SHIFT 7
|
|
#define USB_ISTAT_STALL_WIDTH 1
|
|
#define USB_ISTAT_STALL(x) (((uint8_t)(((uint8_t)(x))<<USB_ISTAT_STALL_SHIFT))&USB_ISTAT_STALL_MASK)
|
|
/* INTEN Bit Fields */
|
|
#define USB_INTEN_USBRSTEN_MASK 0x1u
|
|
#define USB_INTEN_USBRSTEN_SHIFT 0
|
|
#define USB_INTEN_USBRSTEN_WIDTH 1
|
|
#define USB_INTEN_USBRSTEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_USBRSTEN_SHIFT))&USB_INTEN_USBRSTEN_MASK)
|
|
#define USB_INTEN_ERROREN_MASK 0x2u
|
|
#define USB_INTEN_ERROREN_SHIFT 1
|
|
#define USB_INTEN_ERROREN_WIDTH 1
|
|
#define USB_INTEN_ERROREN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_ERROREN_SHIFT))&USB_INTEN_ERROREN_MASK)
|
|
#define USB_INTEN_SOFTOKEN_MASK 0x4u
|
|
#define USB_INTEN_SOFTOKEN_SHIFT 2
|
|
#define USB_INTEN_SOFTOKEN_WIDTH 1
|
|
#define USB_INTEN_SOFTOKEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_SOFTOKEN_SHIFT))&USB_INTEN_SOFTOKEN_MASK)
|
|
#define USB_INTEN_TOKDNEEN_MASK 0x8u
|
|
#define USB_INTEN_TOKDNEEN_SHIFT 3
|
|
#define USB_INTEN_TOKDNEEN_WIDTH 1
|
|
#define USB_INTEN_TOKDNEEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_TOKDNEEN_SHIFT))&USB_INTEN_TOKDNEEN_MASK)
|
|
#define USB_INTEN_SLEEPEN_MASK 0x10u
|
|
#define USB_INTEN_SLEEPEN_SHIFT 4
|
|
#define USB_INTEN_SLEEPEN_WIDTH 1
|
|
#define USB_INTEN_SLEEPEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_SLEEPEN_SHIFT))&USB_INTEN_SLEEPEN_MASK)
|
|
#define USB_INTEN_RESUMEEN_MASK 0x20u
|
|
#define USB_INTEN_RESUMEEN_SHIFT 5
|
|
#define USB_INTEN_RESUMEEN_WIDTH 1
|
|
#define USB_INTEN_RESUMEEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_RESUMEEN_SHIFT))&USB_INTEN_RESUMEEN_MASK)
|
|
#define USB_INTEN_ATTACHEN_MASK 0x40u
|
|
#define USB_INTEN_ATTACHEN_SHIFT 6
|
|
#define USB_INTEN_ATTACHEN_WIDTH 1
|
|
#define USB_INTEN_ATTACHEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_ATTACHEN_SHIFT))&USB_INTEN_ATTACHEN_MASK)
|
|
#define USB_INTEN_STALLEN_MASK 0x80u
|
|
#define USB_INTEN_STALLEN_SHIFT 7
|
|
#define USB_INTEN_STALLEN_WIDTH 1
|
|
#define USB_INTEN_STALLEN(x) (((uint8_t)(((uint8_t)(x))<<USB_INTEN_STALLEN_SHIFT))&USB_INTEN_STALLEN_MASK)
|
|
/* ERRSTAT Bit Fields */
|
|
#define USB_ERRSTAT_PIDERR_MASK 0x1u
|
|
#define USB_ERRSTAT_PIDERR_SHIFT 0
|
|
#define USB_ERRSTAT_PIDERR_WIDTH 1
|
|
#define USB_ERRSTAT_PIDERR(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_PIDERR_SHIFT))&USB_ERRSTAT_PIDERR_MASK)
|
|
#define USB_ERRSTAT_CRC5EOF_MASK 0x2u
|
|
#define USB_ERRSTAT_CRC5EOF_SHIFT 1
|
|
#define USB_ERRSTAT_CRC5EOF_WIDTH 1
|
|
#define USB_ERRSTAT_CRC5EOF(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_CRC5EOF_SHIFT))&USB_ERRSTAT_CRC5EOF_MASK)
|
|
#define USB_ERRSTAT_CRC16_MASK 0x4u
|
|
#define USB_ERRSTAT_CRC16_SHIFT 2
|
|
#define USB_ERRSTAT_CRC16_WIDTH 1
|
|
#define USB_ERRSTAT_CRC16(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_CRC16_SHIFT))&USB_ERRSTAT_CRC16_MASK)
|
|
#define USB_ERRSTAT_DFN8_MASK 0x8u
|
|
#define USB_ERRSTAT_DFN8_SHIFT 3
|
|
#define USB_ERRSTAT_DFN8_WIDTH 1
|
|
#define USB_ERRSTAT_DFN8(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_DFN8_SHIFT))&USB_ERRSTAT_DFN8_MASK)
|
|
#define USB_ERRSTAT_BTOERR_MASK 0x10u
|
|
#define USB_ERRSTAT_BTOERR_SHIFT 4
|
|
#define USB_ERRSTAT_BTOERR_WIDTH 1
|
|
#define USB_ERRSTAT_BTOERR(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_BTOERR_SHIFT))&USB_ERRSTAT_BTOERR_MASK)
|
|
#define USB_ERRSTAT_DMAERR_MASK 0x20u
|
|
#define USB_ERRSTAT_DMAERR_SHIFT 5
|
|
#define USB_ERRSTAT_DMAERR_WIDTH 1
|
|
#define USB_ERRSTAT_DMAERR(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_DMAERR_SHIFT))&USB_ERRSTAT_DMAERR_MASK)
|
|
#define USB_ERRSTAT_BTSERR_MASK 0x80u
|
|
#define USB_ERRSTAT_BTSERR_SHIFT 7
|
|
#define USB_ERRSTAT_BTSERR_WIDTH 1
|
|
#define USB_ERRSTAT_BTSERR(x) (((uint8_t)(((uint8_t)(x))<<USB_ERRSTAT_BTSERR_SHIFT))&USB_ERRSTAT_BTSERR_MASK)
|
|
/* ERREN Bit Fields */
|
|
#define USB_ERREN_PIDERREN_MASK 0x1u
|
|
#define USB_ERREN_PIDERREN_SHIFT 0
|
|
#define USB_ERREN_PIDERREN_WIDTH 1
|
|
#define USB_ERREN_PIDERREN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_PIDERREN_SHIFT))&USB_ERREN_PIDERREN_MASK)
|
|
#define USB_ERREN_CRC5EOFEN_MASK 0x2u
|
|
#define USB_ERREN_CRC5EOFEN_SHIFT 1
|
|
#define USB_ERREN_CRC5EOFEN_WIDTH 1
|
|
#define USB_ERREN_CRC5EOFEN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_CRC5EOFEN_SHIFT))&USB_ERREN_CRC5EOFEN_MASK)
|
|
#define USB_ERREN_CRC16EN_MASK 0x4u
|
|
#define USB_ERREN_CRC16EN_SHIFT 2
|
|
#define USB_ERREN_CRC16EN_WIDTH 1
|
|
#define USB_ERREN_CRC16EN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_CRC16EN_SHIFT))&USB_ERREN_CRC16EN_MASK)
|
|
#define USB_ERREN_DFN8EN_MASK 0x8u
|
|
#define USB_ERREN_DFN8EN_SHIFT 3
|
|
#define USB_ERREN_DFN8EN_WIDTH 1
|
|
#define USB_ERREN_DFN8EN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_DFN8EN_SHIFT))&USB_ERREN_DFN8EN_MASK)
|
|
#define USB_ERREN_BTOERREN_MASK 0x10u
|
|
#define USB_ERREN_BTOERREN_SHIFT 4
|
|
#define USB_ERREN_BTOERREN_WIDTH 1
|
|
#define USB_ERREN_BTOERREN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_BTOERREN_SHIFT))&USB_ERREN_BTOERREN_MASK)
|
|
#define USB_ERREN_DMAERREN_MASK 0x20u
|
|
#define USB_ERREN_DMAERREN_SHIFT 5
|
|
#define USB_ERREN_DMAERREN_WIDTH 1
|
|
#define USB_ERREN_DMAERREN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_DMAERREN_SHIFT))&USB_ERREN_DMAERREN_MASK)
|
|
#define USB_ERREN_BTSERREN_MASK 0x80u
|
|
#define USB_ERREN_BTSERREN_SHIFT 7
|
|
#define USB_ERREN_BTSERREN_WIDTH 1
|
|
#define USB_ERREN_BTSERREN(x) (((uint8_t)(((uint8_t)(x))<<USB_ERREN_BTSERREN_SHIFT))&USB_ERREN_BTSERREN_MASK)
|
|
/* STAT Bit Fields */
|
|
#define USB_STAT_ODD_MASK 0x4u
|
|
#define USB_STAT_ODD_SHIFT 2
|
|
#define USB_STAT_ODD_WIDTH 1
|
|
#define USB_STAT_ODD(x) (((uint8_t)(((uint8_t)(x))<<USB_STAT_ODD_SHIFT))&USB_STAT_ODD_MASK)
|
|
#define USB_STAT_TX_MASK 0x8u
|
|
#define USB_STAT_TX_SHIFT 3
|
|
#define USB_STAT_TX_WIDTH 1
|
|
#define USB_STAT_TX(x) (((uint8_t)(((uint8_t)(x))<<USB_STAT_TX_SHIFT))&USB_STAT_TX_MASK)
|
|
#define USB_STAT_ENDP_MASK 0xF0u
|
|
#define USB_STAT_ENDP_SHIFT 4
|
|
#define USB_STAT_ENDP_WIDTH 4
|
|
#define USB_STAT_ENDP(x) (((uint8_t)(((uint8_t)(x))<<USB_STAT_ENDP_SHIFT))&USB_STAT_ENDP_MASK)
|
|
/* CTL Bit Fields */
|
|
#define USB_CTL_USBENSOFEN_MASK 0x1u
|
|
#define USB_CTL_USBENSOFEN_SHIFT 0
|
|
#define USB_CTL_USBENSOFEN_WIDTH 1
|
|
#define USB_CTL_USBENSOFEN(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_USBENSOFEN_SHIFT))&USB_CTL_USBENSOFEN_MASK)
|
|
#define USB_CTL_ODDRST_MASK 0x2u
|
|
#define USB_CTL_ODDRST_SHIFT 1
|
|
#define USB_CTL_ODDRST_WIDTH 1
|
|
#define USB_CTL_ODDRST(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_ODDRST_SHIFT))&USB_CTL_ODDRST_MASK)
|
|
#define USB_CTL_RESUME_MASK 0x4u
|
|
#define USB_CTL_RESUME_SHIFT 2
|
|
#define USB_CTL_RESUME_WIDTH 1
|
|
#define USB_CTL_RESUME(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_RESUME_SHIFT))&USB_CTL_RESUME_MASK)
|
|
#define USB_CTL_HOSTMODEEN_MASK 0x8u
|
|
#define USB_CTL_HOSTMODEEN_SHIFT 3
|
|
#define USB_CTL_HOSTMODEEN_WIDTH 1
|
|
#define USB_CTL_HOSTMODEEN(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_HOSTMODEEN_SHIFT))&USB_CTL_HOSTMODEEN_MASK)
|
|
#define USB_CTL_RESET_MASK 0x10u
|
|
#define USB_CTL_RESET_SHIFT 4
|
|
#define USB_CTL_RESET_WIDTH 1
|
|
#define USB_CTL_RESET(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_RESET_SHIFT))&USB_CTL_RESET_MASK)
|
|
#define USB_CTL_TXSUSPENDTOKENBUSY_MASK 0x20u
|
|
#define USB_CTL_TXSUSPENDTOKENBUSY_SHIFT 5
|
|
#define USB_CTL_TXSUSPENDTOKENBUSY_WIDTH 1
|
|
#define USB_CTL_TXSUSPENDTOKENBUSY(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_TXSUSPENDTOKENBUSY_SHIFT))&USB_CTL_TXSUSPENDTOKENBUSY_MASK)
|
|
#define USB_CTL_SE0_MASK 0x40u
|
|
#define USB_CTL_SE0_SHIFT 6
|
|
#define USB_CTL_SE0_WIDTH 1
|
|
#define USB_CTL_SE0(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_SE0_SHIFT))&USB_CTL_SE0_MASK)
|
|
#define USB_CTL_JSTATE_MASK 0x80u
|
|
#define USB_CTL_JSTATE_SHIFT 7
|
|
#define USB_CTL_JSTATE_WIDTH 1
|
|
#define USB_CTL_JSTATE(x) (((uint8_t)(((uint8_t)(x))<<USB_CTL_JSTATE_SHIFT))&USB_CTL_JSTATE_MASK)
|
|
/* ADDR Bit Fields */
|
|
#define USB_ADDR_ADDR_MASK 0x7Fu
|
|
#define USB_ADDR_ADDR_SHIFT 0
|
|
#define USB_ADDR_ADDR_WIDTH 7
|
|
#define USB_ADDR_ADDR(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDR_ADDR_SHIFT))&USB_ADDR_ADDR_MASK)
|
|
#define USB_ADDR_LSEN_MASK 0x80u
|
|
#define USB_ADDR_LSEN_SHIFT 7
|
|
#define USB_ADDR_LSEN_WIDTH 1
|
|
#define USB_ADDR_LSEN(x) (((uint8_t)(((uint8_t)(x))<<USB_ADDR_LSEN_SHIFT))&USB_ADDR_LSEN_MASK)
|
|
/* BDTPAGE1 Bit Fields */
|
|
#define USB_BDTPAGE1_BDTBA_MASK 0xFEu
|
|
#define USB_BDTPAGE1_BDTBA_SHIFT 1
|
|
#define USB_BDTPAGE1_BDTBA_WIDTH 7
|
|
#define USB_BDTPAGE1_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE1_BDTBA_SHIFT))&USB_BDTPAGE1_BDTBA_MASK)
|
|
/* FRMNUML Bit Fields */
|
|
#define USB_FRMNUML_FRM_MASK 0xFFu
|
|
#define USB_FRMNUML_FRM_SHIFT 0
|
|
#define USB_FRMNUML_FRM_WIDTH 8
|
|
#define USB_FRMNUML_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUML_FRM_SHIFT))&USB_FRMNUML_FRM_MASK)
|
|
/* FRMNUMH Bit Fields */
|
|
#define USB_FRMNUMH_FRM_MASK 0x7u
|
|
#define USB_FRMNUMH_FRM_SHIFT 0
|
|
#define USB_FRMNUMH_FRM_WIDTH 3
|
|
#define USB_FRMNUMH_FRM(x) (((uint8_t)(((uint8_t)(x))<<USB_FRMNUMH_FRM_SHIFT))&USB_FRMNUMH_FRM_MASK)
|
|
/* TOKEN Bit Fields */
|
|
#define USB_TOKEN_TOKENENDPT_MASK 0xFu
|
|
#define USB_TOKEN_TOKENENDPT_SHIFT 0
|
|
#define USB_TOKEN_TOKENENDPT_WIDTH 4
|
|
#define USB_TOKEN_TOKENENDPT(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENENDPT_SHIFT))&USB_TOKEN_TOKENENDPT_MASK)
|
|
#define USB_TOKEN_TOKENPID_MASK 0xF0u
|
|
#define USB_TOKEN_TOKENPID_SHIFT 4
|
|
#define USB_TOKEN_TOKENPID_WIDTH 4
|
|
#define USB_TOKEN_TOKENPID(x) (((uint8_t)(((uint8_t)(x))<<USB_TOKEN_TOKENPID_SHIFT))&USB_TOKEN_TOKENPID_MASK)
|
|
/* SOFTHLD Bit Fields */
|
|
#define USB_SOFTHLD_CNT_MASK 0xFFu
|
|
#define USB_SOFTHLD_CNT_SHIFT 0
|
|
#define USB_SOFTHLD_CNT_WIDTH 8
|
|
#define USB_SOFTHLD_CNT(x) (((uint8_t)(((uint8_t)(x))<<USB_SOFTHLD_CNT_SHIFT))&USB_SOFTHLD_CNT_MASK)
|
|
/* BDTPAGE2 Bit Fields */
|
|
#define USB_BDTPAGE2_BDTBA_MASK 0xFFu
|
|
#define USB_BDTPAGE2_BDTBA_SHIFT 0
|
|
#define USB_BDTPAGE2_BDTBA_WIDTH 8
|
|
#define USB_BDTPAGE2_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE2_BDTBA_SHIFT))&USB_BDTPAGE2_BDTBA_MASK)
|
|
/* BDTPAGE3 Bit Fields */
|
|
#define USB_BDTPAGE3_BDTBA_MASK 0xFFu
|
|
#define USB_BDTPAGE3_BDTBA_SHIFT 0
|
|
#define USB_BDTPAGE3_BDTBA_WIDTH 8
|
|
#define USB_BDTPAGE3_BDTBA(x) (((uint8_t)(((uint8_t)(x))<<USB_BDTPAGE3_BDTBA_SHIFT))&USB_BDTPAGE3_BDTBA_MASK)
|
|
/* ENDPT Bit Fields */
|
|
#define USB_ENDPT_EPHSHK_MASK 0x1u
|
|
#define USB_ENDPT_EPHSHK_SHIFT 0
|
|
#define USB_ENDPT_EPHSHK_WIDTH 1
|
|
#define USB_ENDPT_EPHSHK(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_EPHSHK_SHIFT))&USB_ENDPT_EPHSHK_MASK)
|
|
#define USB_ENDPT_EPSTALL_MASK 0x2u
|
|
#define USB_ENDPT_EPSTALL_SHIFT 1
|
|
#define USB_ENDPT_EPSTALL_WIDTH 1
|
|
#define USB_ENDPT_EPSTALL(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_EPSTALL_SHIFT))&USB_ENDPT_EPSTALL_MASK)
|
|
#define USB_ENDPT_EPTXEN_MASK 0x4u
|
|
#define USB_ENDPT_EPTXEN_SHIFT 2
|
|
#define USB_ENDPT_EPTXEN_WIDTH 1
|
|
#define USB_ENDPT_EPTXEN(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_EPTXEN_SHIFT))&USB_ENDPT_EPTXEN_MASK)
|
|
#define USB_ENDPT_EPRXEN_MASK 0x8u
|
|
#define USB_ENDPT_EPRXEN_SHIFT 3
|
|
#define USB_ENDPT_EPRXEN_WIDTH 1
|
|
#define USB_ENDPT_EPRXEN(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_EPRXEN_SHIFT))&USB_ENDPT_EPRXEN_MASK)
|
|
#define USB_ENDPT_EPCTLDIS_MASK 0x10u
|
|
#define USB_ENDPT_EPCTLDIS_SHIFT 4
|
|
#define USB_ENDPT_EPCTLDIS_WIDTH 1
|
|
#define USB_ENDPT_EPCTLDIS(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_EPCTLDIS_SHIFT))&USB_ENDPT_EPCTLDIS_MASK)
|
|
#define USB_ENDPT_RETRYDIS_MASK 0x40u
|
|
#define USB_ENDPT_RETRYDIS_SHIFT 6
|
|
#define USB_ENDPT_RETRYDIS_WIDTH 1
|
|
#define USB_ENDPT_RETRYDIS(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_RETRYDIS_SHIFT))&USB_ENDPT_RETRYDIS_MASK)
|
|
#define USB_ENDPT_HOSTWOHUB_MASK 0x80u
|
|
#define USB_ENDPT_HOSTWOHUB_SHIFT 7
|
|
#define USB_ENDPT_HOSTWOHUB_WIDTH 1
|
|
#define USB_ENDPT_HOSTWOHUB(x) (((uint8_t)(((uint8_t)(x))<<USB_ENDPT_HOSTWOHUB_SHIFT))&USB_ENDPT_HOSTWOHUB_MASK)
|
|
/* USBCTRL Bit Fields */
|
|
#define USB_USBCTRL_PDE_MASK 0x40u
|
|
#define USB_USBCTRL_PDE_SHIFT 6
|
|
#define USB_USBCTRL_PDE_WIDTH 1
|
|
#define USB_USBCTRL_PDE(x) (((uint8_t)(((uint8_t)(x))<<USB_USBCTRL_PDE_SHIFT))&USB_USBCTRL_PDE_MASK)
|
|
#define USB_USBCTRL_SUSP_MASK 0x80u
|
|
#define USB_USBCTRL_SUSP_SHIFT 7
|
|
#define USB_USBCTRL_SUSP_WIDTH 1
|
|
#define USB_USBCTRL_SUSP(x) (((uint8_t)(((uint8_t)(x))<<USB_USBCTRL_SUSP_SHIFT))&USB_USBCTRL_SUSP_MASK)
|
|
/* OBSERVE Bit Fields */
|
|
#define USB_OBSERVE_DMPD_MASK 0x10u
|
|
#define USB_OBSERVE_DMPD_SHIFT 4
|
|
#define USB_OBSERVE_DMPD_WIDTH 1
|
|
#define USB_OBSERVE_DMPD(x) (((uint8_t)(((uint8_t)(x))<<USB_OBSERVE_DMPD_SHIFT))&USB_OBSERVE_DMPD_MASK)
|
|
#define USB_OBSERVE_DPPD_MASK 0x40u
|
|
#define USB_OBSERVE_DPPD_SHIFT 6
|
|
#define USB_OBSERVE_DPPD_WIDTH 1
|
|
#define USB_OBSERVE_DPPD(x) (((uint8_t)(((uint8_t)(x))<<USB_OBSERVE_DPPD_SHIFT))&USB_OBSERVE_DPPD_MASK)
|
|
#define USB_OBSERVE_DPPU_MASK 0x80u
|
|
#define USB_OBSERVE_DPPU_SHIFT 7
|
|
#define USB_OBSERVE_DPPU_WIDTH 1
|
|
#define USB_OBSERVE_DPPU(x) (((uint8_t)(((uint8_t)(x))<<USB_OBSERVE_DPPU_SHIFT))&USB_OBSERVE_DPPU_MASK)
|
|
/* CONTROL Bit Fields */
|
|
#define USB_CONTROL_DPPULLUPNONOTG_MASK 0x10u
|
|
#define USB_CONTROL_DPPULLUPNONOTG_SHIFT 4
|
|
#define USB_CONTROL_DPPULLUPNONOTG_WIDTH 1
|
|
#define USB_CONTROL_DPPULLUPNONOTG(x) (((uint8_t)(((uint8_t)(x))<<USB_CONTROL_DPPULLUPNONOTG_SHIFT))&USB_CONTROL_DPPULLUPNONOTG_MASK)
|
|
/* USBTRC0 Bit Fields */
|
|
#define USB_USBTRC0_USB_RESUME_INT_MASK 0x1u
|
|
#define USB_USBTRC0_USB_RESUME_INT_SHIFT 0
|
|
#define USB_USBTRC0_USB_RESUME_INT_WIDTH 1
|
|
#define USB_USBTRC0_USB_RESUME_INT(x) (((uint8_t)(((uint8_t)(x))<<USB_USBTRC0_USB_RESUME_INT_SHIFT))&USB_USBTRC0_USB_RESUME_INT_MASK)
|
|
#define USB_USBTRC0_SYNC_DET_MASK 0x2u
|
|
#define USB_USBTRC0_SYNC_DET_SHIFT 1
|
|
#define USB_USBTRC0_SYNC_DET_WIDTH 1
|
|
#define USB_USBTRC0_SYNC_DET(x) (((uint8_t)(((uint8_t)(x))<<USB_USBTRC0_SYNC_DET_SHIFT))&USB_USBTRC0_SYNC_DET_MASK)
|
|
#define USB_USBTRC0_USBRESMEN_MASK 0x20u
|
|
#define USB_USBTRC0_USBRESMEN_SHIFT 5
|
|
#define USB_USBTRC0_USBRESMEN_WIDTH 1
|
|
#define USB_USBTRC0_USBRESMEN(x) (((uint8_t)(((uint8_t)(x))<<USB_USBTRC0_USBRESMEN_SHIFT))&USB_USBTRC0_USBRESMEN_MASK)
|
|
#define USB_USBTRC0_USBRESET_MASK 0x80u
|
|
#define USB_USBTRC0_USBRESET_SHIFT 7
|
|
#define USB_USBTRC0_USBRESET_WIDTH 1
|
|
#define USB_USBTRC0_USBRESET(x) (((uint8_t)(((uint8_t)(x))<<USB_USBTRC0_USBRESET_SHIFT))&USB_USBTRC0_USBRESET_MASK)
|
|
/* USBFRMADJUST Bit Fields */
|
|
#define USB_USBFRMADJUST_ADJ_MASK 0xFFu
|
|
#define USB_USBFRMADJUST_ADJ_SHIFT 0
|
|
#define USB_USBFRMADJUST_ADJ_WIDTH 8
|
|
#define USB_USBFRMADJUST_ADJ(x) (((uint8_t)(((uint8_t)(x))<<USB_USBFRMADJUST_ADJ_SHIFT))&USB_USBFRMADJUST_ADJ_MASK)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group USB_Register_Masks */
|
|
|
|
|
|
/* USB - Peripheral instance base addresses */
|
|
/** Peripheral USB0 base address */
|
|
#define USB0_BASE (0x40072000u)
|
|
/** Peripheral USB0 base pointer */
|
|
#define USB0 ((USB_Type *)USB0_BASE)
|
|
#define USB0_BASE_PTR (USB0)
|
|
/** Array initializer of USB peripheral base addresses */
|
|
#define USB_BASE_ADDRS { USB0_BASE }
|
|
/** Array initializer of USB peripheral base pointers */
|
|
#define USB_BASE_PTRS { USB0 }
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- USB - Register accessor macros
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup USB_Register_Accessor_Macros USB - Register accessor macros
|
|
* @{
|
|
*/
|
|
|
|
|
|
/* USB - Register instance definitions */
|
|
/* USB0 */
|
|
#define USB0_PERID USB_PERID_REG(USB0)
|
|
#define USB0_IDCOMP USB_IDCOMP_REG(USB0)
|
|
#define USB0_REV USB_REV_REG(USB0)
|
|
#define USB0_ADDINFO USB_ADDINFO_REG(USB0)
|
|
#define USB0_OTGISTAT USB_OTGISTAT_REG(USB0)
|
|
#define USB0_OTGICR USB_OTGICR_REG(USB0)
|
|
#define USB0_OTGSTAT USB_OTGSTAT_REG(USB0)
|
|
#define USB0_OTGCTL USB_OTGCTL_REG(USB0)
|
|
#define USB0_ISTAT USB_ISTAT_REG(USB0)
|
|
#define USB0_INTEN USB_INTEN_REG(USB0)
|
|
#define USB0_ERRSTAT USB_ERRSTAT_REG(USB0)
|
|
#define USB0_ERREN USB_ERREN_REG(USB0)
|
|
#define USB0_STAT USB_STAT_REG(USB0)
|
|
#define USB0_CTL USB_CTL_REG(USB0)
|
|
#define USB0_ADDR USB_ADDR_REG(USB0)
|
|
#define USB0_BDTPAGE1 USB_BDTPAGE1_REG(USB0)
|
|
#define USB0_FRMNUML USB_FRMNUML_REG(USB0)
|
|
#define USB0_FRMNUMH USB_FRMNUMH_REG(USB0)
|
|
#define USB0_TOKEN USB_TOKEN_REG(USB0)
|
|
#define USB0_SOFTHLD USB_SOFTHLD_REG(USB0)
|
|
#define USB0_BDTPAGE2 USB_BDTPAGE2_REG(USB0)
|
|
#define USB0_BDTPAGE3 USB_BDTPAGE3_REG(USB0)
|
|
#define USB0_ENDPT0 USB_ENDPT_REG(USB0,0)
|
|
#define USB0_ENDPT1 USB_ENDPT_REG(USB0,1)
|
|
#define USB0_ENDPT2 USB_ENDPT_REG(USB0,2)
|
|
#define USB0_ENDPT3 USB_ENDPT_REG(USB0,3)
|
|
#define USB0_ENDPT4 USB_ENDPT_REG(USB0,4)
|
|
#define USB0_ENDPT5 USB_ENDPT_REG(USB0,5)
|
|
#define USB0_ENDPT6 USB_ENDPT_REG(USB0,6)
|
|
#define USB0_ENDPT7 USB_ENDPT_REG(USB0,7)
|
|
#define USB0_ENDPT8 USB_ENDPT_REG(USB0,8)
|
|
#define USB0_ENDPT9 USB_ENDPT_REG(USB0,9)
|
|
#define USB0_ENDPT10 USB_ENDPT_REG(USB0,10)
|
|
#define USB0_ENDPT11 USB_ENDPT_REG(USB0,11)
|
|
#define USB0_ENDPT12 USB_ENDPT_REG(USB0,12)
|
|
#define USB0_ENDPT13 USB_ENDPT_REG(USB0,13)
|
|
#define USB0_ENDPT14 USB_ENDPT_REG(USB0,14)
|
|
#define USB0_ENDPT15 USB_ENDPT_REG(USB0,15)
|
|
#define USB0_USBCTRL USB_USBCTRL_REG(USB0)
|
|
#define USB0_OBSERVE USB_OBSERVE_REG(USB0)
|
|
#define USB0_CONTROL USB_CONTROL_REG(USB0)
|
|
#define USB0_USBTRC0 USB_USBTRC0_REG(USB0)
|
|
#define USB0_USBFRMADJUST USB_USBFRMADJUST_REG(USB0)
|
|
|
|
/* USB - Register array accessors */
|
|
#define USB0_ENDPT(index) USB_ENDPT_REG(USB0,index)
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group USB_Register_Accessor_Macros */
|
|
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group USB_Peripheral_Access_Layer */
|
|
|
|
|
|
/*
|
|
** End of section using anonymous unions
|
|
*/
|
|
|
|
#if defined(__ARMCC_VERSION)
|
|
#pragma pop
|
|
#elif defined(__CWCC__)
|
|
#pragma pop
|
|
#elif defined(__GNUC__)
|
|
/* leave anonymous unions enabled */
|
|
#elif defined(__IAR_SYSTEMS_ICC__)
|
|
#pragma language=default
|
|
#else
|
|
#error Not supported compiler type
|
|
#endif
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group Peripheral_access_layer */
|
|
|
|
|
|
/* ----------------------------------------------------------------------------
|
|
-- Backward Compatibility
|
|
---------------------------------------------------------------------------- */
|
|
|
|
/*!
|
|
* @addtogroup Backward_Compatibility_Symbols Backward Compatibility
|
|
* @{
|
|
*/
|
|
|
|
#define DMA_REQC_ARR_DMAC_MASK This_symbol_has_been_deprecated
|
|
#define DMA_REQC_ARR_DMAC_SHIFT This_symbol_has_been_deprecated
|
|
#define DMA_REQC_ARR_DMAC(x) This_symbol_has_been_deprecated
|
|
#define DMA_REQC_ARR_CFSM_MASK This_symbol_has_been_deprecated
|
|
#define DMA_REQC_ARR_CFSM_SHIFT This_symbol_has_been_deprecated
|
|
#define DMA_REQC0 This_symbol_has_been_deprecated
|
|
#define DMA_REQC1 This_symbol_has_been_deprecated
|
|
#define DMA_REQC2 This_symbol_has_been_deprecated
|
|
#define DMA_REQC3 This_symbol_has_been_deprecated
|
|
#define MCG_S_LOLS_MASK MCG_S_LOLS0_MASK
|
|
#define MCG_S_LOLS_SHIFT MCG_S_LOLS0_SHIFT
|
|
#define SIM_FCFG2_MAXADDR_MASK SIM_FCFG2_MAXADDR0_MASK
|
|
#define SIM_FCFG2_MAXADDR_SHIFT SIM_FCFG2_MAXADDR0_SHIFT
|
|
#define SIM_FCFG2_MAXADDR SIM_FCFG2_MAXADDR0
|
|
#define SPI_C2_SPLPIE_MASK This_symbol_has_been_deprecated
|
|
#define SPI_C2_SPLPIE_SHIFT This_symbol_has_been_deprecated
|
|
#define UART_C4_LBKDDMAS_MASK This_symbol_has_been_deprecated
|
|
#define UART_C4_LBKDDMAS_SHIFT This_symbol_has_been_deprecated
|
|
#define UART_C4_ILDMAS_MASK This_symbol_has_been_deprecated
|
|
#define UART_C4_ILDMAS_SHIFT This_symbol_has_been_deprecated
|
|
#define UART_C4_TCDMAS_MASK This_symbol_has_been_deprecated
|
|
#define UART_C4_TCDMAS_SHIFT This_symbol_has_been_deprecated
|
|
#define UARTLP_Type UART0_Type
|
|
#define UARTLP_BDH_REG UART0_BDH_REG
|
|
#define UARTLP_BDL_REG UART0_BDL_REG
|
|
#define UARTLP_C1_REG UART0_C1_REG
|
|
#define UARTLP_C2_REG UART0_C2_REG
|
|
#define UARTLP_S1_REG UART0_S1_REG
|
|
#define UARTLP_S2_REG UART0_S2_REG
|
|
#define UARTLP_C3_REG UART0_C3_REG
|
|
#define UARTLP_D_REG UART0_D_REG
|
|
#define UARTLP_MA1_REG UART0_MA1_REG
|
|
#define UARTLP_MA2_REG UART0_MA2_REG
|
|
#define UARTLP_C4_REG UART0_C4_REG
|
|
#define UARTLP_C5_REG UART0_C5_REG
|
|
#define UARTLP_BDH_SBR_MASK UART0_BDH_SBR_MASK
|
|
#define UARTLP_BDH_SBR_SHIFT UART0_BDH_SBR_SHIFT
|
|
#define UARTLP_BDH_SBR(x) UART0_BDH_SBR(x)
|
|
#define UARTLP_BDH_SBNS_MASK UART0_BDH_SBNS_MASK
|
|
#define UARTLP_BDH_SBNS_SHIFT UART0_BDH_SBNS_SHIFT
|
|
#define UARTLP_BDH_RXEDGIE_MASK UART0_BDH_RXEDGIE_MASK
|
|
#define UARTLP_BDH_RXEDGIE_SHIFT UART0_BDH_RXEDGIE_SHIFT
|
|
#define UARTLP_BDH_LBKDIE_MASK UART0_BDH_LBKDIE_MASK
|
|
#define UARTLP_BDH_LBKDIE_SHIFT UART0_BDH_LBKDIE_SHIFT
|
|
#define UARTLP_BDL_SBR_MASK UART0_BDL_SBR_MASK
|
|
#define UARTLP_BDL_SBR_SHIFT UART0_BDL_SBR_SHIFT
|
|
#define UARTLP_BDL_SBR(x) UART0_BDL_SBR(x)
|
|
#define UARTLP_C1_PT_MASK UART0_C1_PT_MASK
|
|
#define UARTLP_C1_PT_SHIFT UART0_C1_PT_SHIFT
|
|
#define UARTLP_C1_PE_MASK UART0_C1_PE_MASK
|
|
#define UARTLP_C1_PE_SHIFT UART0_C1_PE_SHIFT
|
|
#define UARTLP_C1_ILT_MASK UART0_C1_ILT_MASK
|
|
#define UARTLP_C1_ILT_SHIFT UART0_C1_ILT_SHIFT
|
|
#define UARTLP_C1_WAKE_MASK UART0_C1_WAKE_MASK
|
|
#define UARTLP_C1_WAKE_SHIFT UART0_C1_WAKE_SHIFT
|
|
#define UARTLP_C1_M_MASK UART0_C1_M_MASK
|
|
#define UARTLP_C1_M_SHIFT UART0_C1_M_SHIFT
|
|
#define UARTLP_C1_RSRC_MASK UART0_C1_RSRC_MASK
|
|
#define UARTLP_C1_RSRC_SHIFT UART0_C1_RSRC_SHIFT
|
|
#define UARTLP_C1_DOZEEN_MASK UART0_C1_DOZEEN_MASK
|
|
#define UARTLP_C1_DOZEEN_SHIFT UART0_C1_DOZEEN_SHIFT
|
|
#define UARTLP_C1_LOOPS_MASK UART0_C1_LOOPS_MASK
|
|
#define UARTLP_C1_LOOPS_SHIFT UART0_C1_LOOPS_SHIFT
|
|
#define UARTLP_C2_SBK_MASK UART0_C2_SBK_MASK
|
|
#define UARTLP_C2_SBK_SHIFT UART0_C2_SBK_SHIFT
|
|
#define UARTLP_C2_RWU_MASK UART0_C2_RWU_MASK
|
|
#define UARTLP_C2_RWU_SHIFT UART0_C2_RWU_SHIFT
|
|
#define UARTLP_C2_RE_MASK UART0_C2_RE_MASK
|
|
#define UARTLP_C2_RE_SHIFT UART0_C2_RE_SHIFT
|
|
#define UARTLP_C2_TE_MASK UART0_C2_TE_MASK
|
|
#define UARTLP_C2_TE_SHIFT UART0_C2_TE_SHIFT
|
|
#define UARTLP_C2_ILIE_MASK UART0_C2_ILIE_MASK
|
|
#define UARTLP_C2_ILIE_SHIFT UART0_C2_ILIE_SHIFT
|
|
#define UARTLP_C2_RIE_MASK UART0_C2_RIE_MASK
|
|
#define UARTLP_C2_RIE_SHIFT UART0_C2_RIE_SHIFT
|
|
#define UARTLP_C2_TCIE_MASK UART0_C2_TCIE_MASK
|
|
#define UARTLP_C2_TCIE_SHIFT UART0_C2_TCIE_SHIFT
|
|
#define UARTLP_C2_TIE_MASK UART0_C2_TIE_MASK
|
|
#define UARTLP_C2_TIE_SHIFT UART0_C2_TIE_SHIFT
|
|
#define UARTLP_S1_PF_MASK UART0_S1_PF_MASK
|
|
#define UARTLP_S1_PF_SHIFT UART0_S1_PF_SHIFT
|
|
#define UARTLP_S1_FE_MASK UART0_S1_FE_MASK
|
|
#define UARTLP_S1_FE_SHIFT UART0_S1_FE_SHIFT
|
|
#define UARTLP_S1_NF_MASK UART0_S1_NF_MASK
|
|
#define UARTLP_S1_NF_SHIFT UART0_S1_NF_SHIFT
|
|
#define UARTLP_S1_OR_MASK UART0_S1_OR_MASK
|
|
#define UARTLP_S1_OR_SHIFT UART0_S1_OR_SHIFT
|
|
#define UARTLP_S1_IDLE_MASK UART0_S1_IDLE_MASK
|
|
#define UARTLP_S1_IDLE_SHIFT UART0_S1_IDLE_SHIFT
|
|
#define UARTLP_S1_RDRF_MASK UART0_S1_RDRF_MASK
|
|
#define UARTLP_S1_RDRF_SHIFT UART0_S1_RDRF_SHIFT
|
|
#define UARTLP_S1_TC_MASK UART0_S1_TC_MASK
|
|
#define UARTLP_S1_TC_SHIFT UART0_S1_TC_SHIFT
|
|
#define UARTLP_S1_TDRE_MASK UART0_S1_TDRE_MASK
|
|
#define UARTLP_S1_TDRE_SHIFT UART0_S1_TDRE_SHIFT
|
|
#define UARTLP_S2_RAF_MASK UART0_S2_RAF_MASK
|
|
#define UARTLP_S2_RAF_SHIFT UART0_S2_RAF_SHIFT
|
|
#define UARTLP_S2_LBKDE_MASK UART0_S2_LBKDE_MASK
|
|
#define UARTLP_S2_LBKDE_SHIFT UART0_S2_LBKDE_SHIFT
|
|
#define UARTLP_S2_BRK13_MASK UART0_S2_BRK13_MASK
|
|
#define UARTLP_S2_BRK13_SHIFT UART0_S2_BRK13_SHIFT
|
|
#define UARTLP_S2_RWUID_MASK UART0_S2_RWUID_MASK
|
|
#define UARTLP_S2_RWUID_SHIFT UART0_S2_RWUID_SHIFT
|
|
#define UARTLP_S2_RXINV_MASK UART0_S2_RXINV_MASK
|
|
#define UARTLP_S2_RXINV_SHIFT UART0_S2_RXINV_SHIFT
|
|
#define UARTLP_S2_MSBF_MASK UART0_S2_MSBF_MASK
|
|
#define UARTLP_S2_MSBF_SHIFT UART0_S2_MSBF_SHIFT
|
|
#define UARTLP_S2_RXEDGIF_MASK UART0_S2_RXEDGIF_MASK
|
|
#define UARTLP_S2_RXEDGIF_SHIFT UART0_S2_RXEDGIF_SHIFT
|
|
#define UARTLP_S2_LBKDIF_MASK UART0_S2_LBKDIF_MASK
|
|
#define UARTLP_S2_LBKDIF_SHIFT UART0_S2_LBKDIF_SHIFT
|
|
#define UARTLP_C3_PEIE_MASK UART0_C3_PEIE_MASK
|
|
#define UARTLP_C3_PEIE_SHIFT UART0_C3_PEIE_SHIFT
|
|
#define UARTLP_C3_FEIE_MASK UART0_C3_FEIE_MASK
|
|
#define UARTLP_C3_FEIE_SHIFT UART0_C3_FEIE_SHIFT
|
|
#define UARTLP_C3_NEIE_MASK UART0_C3_NEIE_MASK
|
|
#define UARTLP_C3_NEIE_SHIFT UART0_C3_NEIE_SHIFT
|
|
#define UARTLP_C3_ORIE_MASK UART0_C3_ORIE_MASK
|
|
#define UARTLP_C3_ORIE_SHIFT UART0_C3_ORIE_SHIFT
|
|
#define UARTLP_C3_TXINV_MASK UART0_C3_TXINV_MASK
|
|
#define UARTLP_C3_TXINV_SHIFT UART0_C3_TXINV_SHIFT
|
|
#define UARTLP_C3_TXDIR_MASK UART0_C3_TXDIR_MASK
|
|
#define UARTLP_C3_TXDIR_SHIFT UART0_C3_TXDIR_SHIFT
|
|
#define UARTLP_C3_R9T8_MASK UART0_C3_R9T8_MASK
|
|
#define UARTLP_C3_R9T8_SHIFT UART0_C3_R9T8_SHIFT
|
|
#define UARTLP_C3_R8T9_MASK UART0_C3_R8T9_MASK
|
|
#define UARTLP_C3_R8T9_SHIFT UART0_C3_R8T9_SHIFT
|
|
#define UARTLP_D_R0T0_MASK UART0_D_R0T0_MASK
|
|
#define UARTLP_D_R0T0_SHIFT UART0_D_R0T0_SHIFT
|
|
#define UARTLP_D_R1T1_MASK UART0_D_R1T1_MASK
|
|
#define UARTLP_D_R1T1_SHIFT UART0_D_R1T1_SHIFT
|
|
#define UARTLP_D_R2T2_MASK UART0_D_R2T2_MASK
|
|
#define UARTLP_D_R2T2_SHIFT UART0_D_R2T2_SHIFT
|
|
#define UARTLP_D_R3T3_MASK UART0_D_R3T3_MASK
|
|
#define UARTLP_D_R3T3_SHIFT UART0_D_R3T3_SHIFT
|
|
#define UARTLP_D_R4T4_MASK UART0_D_R4T4_MASK
|
|
#define UARTLP_D_R4T4_SHIFT UART0_D_R4T4_SHIFT
|
|
#define UARTLP_D_R5T5_MASK UART0_D_R5T5_MASK
|
|
#define UARTLP_D_R5T5_SHIFT UART0_D_R5T5_SHIFT
|
|
#define UARTLP_D_R6T6_MASK UART0_D_R6T6_MASK
|
|
#define UARTLP_D_R6T6_SHIFT UART0_D_R6T6_SHIFT
|
|
#define UARTLP_D_R7T7_MASK UART0_D_R7T7_MASK
|
|
#define UARTLP_D_R7T7_SHIFT UART0_D_R7T7_SHIFT
|
|
#define UARTLP_MA1_MA_MASK UART0_MA1_MA_MASK
|
|
#define UARTLP_MA1_MA_SHIFT UART0_MA1_MA_SHIFT
|
|
#define UARTLP_MA1_MA(x) UART0_MA1_MA(x)
|
|
#define UARTLP_MA2_MA_MASK UART0_MA2_MA_MASK
|
|
#define UARTLP_MA2_MA_SHIFT UART0_MA2_MA_SHIFT
|
|
#define UARTLP_MA2_MA(x) UART0_MA2_MA(x)
|
|
#define UARTLP_C4_OSR_MASK UART0_C4_OSR_MASK
|
|
#define UARTLP_C4_OSR_SHIFT UART0_C4_OSR_SHIFT
|
|
#define UARTLP_C4_OSR(x) UART0_C4_OSR(x)
|
|
#define UARTLP_C4_M10_MASK UART0_C4_M10_MASK
|
|
#define UARTLP_C4_M10_SHIFT UART0_C4_M10_SHIFT
|
|
#define UARTLP_C4_MAEN2_MASK UART0_C4_MAEN2_MASK
|
|
#define UARTLP_C4_MAEN2_SHIFT UART0_C4_MAEN2_SHIFT
|
|
#define UARTLP_C4_MAEN1_MASK UART0_C4_MAEN1_MASK
|
|
#define UARTLP_C4_MAEN1_SHIFT UART0_C4_MAEN1_SHIFT
|
|
#define UARTLP_C5_RESYNCDIS_MASK UART0_C5_RESYNCDIS_MASK
|
|
#define UARTLP_C5_RESYNCDIS_SHIFT UART0_C5_RESYNCDIS_SHIFT
|
|
#define UARTLP_C5_BOTHEDGE_MASK UART0_C5_BOTHEDGE_MASK
|
|
#define UARTLP_C5_BOTHEDGE_SHIFT UART0_C5_BOTHEDGE_SHIFT
|
|
#define UARTLP_C5_RDMAE_MASK UART0_C5_RDMAE_MASK
|
|
#define UARTLP_C5_RDMAE_SHIFT UART0_C5_RDMAE_SHIFT
|
|
#define UARTLP_C5_TDMAE_MASK UART0_C5_TDMAE_MASK
|
|
#define UARTLP_C5_TDMAE_SHIFT UART0_C5_TDMAE_SHIFT
|
|
#define UARTLP_BASES UARTLP_BASES
|
|
#define NV_FOPT_EZPORT_DIS_MASK This_symbol_has_been_deprecated
|
|
#define NV_FOPT_EZPORT_DIS_SHIFT This_symbol_has_been_deprecated
|
|
#define ADC_BASES ADC_BASE_PTRS
|
|
#define CMP_BASES CMP_BASE_PTRS
|
|
#define DAC_BASES DAC_BASE_PTRS
|
|
#define DMA_BASES DMA_BASE_PTRS
|
|
#define DMAMUX_BASES DMAMUX_BASE_PTRS
|
|
#define FPTA_BASE_PTR FGPIOA_BASE_PTR
|
|
#define FPTA_BASE FGPIOA_BASE
|
|
#define FPTA FGPIOA
|
|
#define FPTB_BASE_PTR FGPIOB_BASE_PTR
|
|
#define FPTB_BASE FGPIOB_BASE
|
|
#define FPTB FGPIOB
|
|
#define FPTC_BASE_PTR FGPIOC_BASE_PTR
|
|
#define FPTC_BASE FGPIOC_BASE
|
|
#define FPTC FGPIOC
|
|
#define FPTD_BASE_PTR FGPIOD_BASE_PTR
|
|
#define FPTD_BASE FGPIOD_BASE
|
|
#define FPTD FGPIOD
|
|
#define FPTE_BASE_PTR FGPIOE_BASE_PTR
|
|
#define FPTE_BASE FGPIOE_BASE
|
|
#define FPTE FGPIOE
|
|
#define FGPIO_BASES FGPIO_BASE_PTRS
|
|
#define FTFA_BASES FTFA_BASE_PTRS
|
|
#define PTA_BASE_PTR GPIOA_BASE_PTR
|
|
#define PTA_BASE GPIOA_BASE
|
|
#define PTA GPIOA
|
|
#define PTB_BASE_PTR GPIOB_BASE_PTR
|
|
#define PTB_BASE GPIOB_BASE
|
|
#define PTB GPIOB
|
|
#define PTC_BASE_PTR GPIOC_BASE_PTR
|
|
#define PTC_BASE GPIOC_BASE
|
|
#define PTC GPIOC
|
|
#define PTD_BASE_PTR GPIOD_BASE_PTR
|
|
#define PTD_BASE GPIOD_BASE
|
|
#define PTD GPIOD
|
|
#define PTE_BASE_PTR GPIOE_BASE_PTR
|
|
#define PTE_BASE GPIOE_BASE
|
|
#define PTE GPIOE
|
|
#define GPIO_BASES GPIO_BASE_PTRS
|
|
#define I2C_BASES I2C_BASE_PTRS
|
|
#define LLWU_BASES LLWU_BASE_PTRS
|
|
#define LPTMR_BASES LPTMR_BASE_PTRS
|
|
#define MCG_BASES MCG_BASE_PTRS
|
|
#define MCM_BASES MCM_BASE_PTRS
|
|
#define MTB_BASES MTB_BASE_PTRS
|
|
#define MTBDWT_BASES MTBDWT_BASE_PTRS
|
|
#define NV_BASES NV_BASES
|
|
#define OSC_BASES OSC_BASE_PTRS
|
|
#define PIT_BASES PIT_BASE_PTRS
|
|
#define PMC_BASES PMC_BASE_PTRS
|
|
#define PORT_BASES PORT_BASE_PTRS
|
|
#define RCM_BASES RCM_BASE_PTRS
|
|
#define ROM_BASES ROM_BASE_PTRS
|
|
#define RTC_BASES RTC_BASE_PTRS
|
|
#define SIM_BASES SIM_BASE_PTRS
|
|
#define SMC_BASES SMC_BASE_PTRS
|
|
#define SPI_BASES SPI_BASE_PTRS
|
|
#define TPM_BASES TPM_BASE_PTRS
|
|
#define TSI_BASES TSI_BASE_PTRS
|
|
#define UART_BASES UART_BASE_PTRS
|
|
#define UART0_BASES UART0_BASE_PTRS
|
|
#define USB_BASES USB_BASE_PTRS
|
|
#define LPTimer_IRQn LPTMR0_IRQn
|
|
#define LPTimer_IRQHandler LPTMR0_IRQHandler
|
|
#define LLW_IRQn LLWU_IRQn
|
|
#define LLW_IRQHandler LLWU_IRQHandler
|
|
|
|
/*!
|
|
* @}
|
|
*/ /* end of group Backward_Compatibility_Symbols */
|
|
|
|
|
|
#else /* #if !defined(MKL25Z4_H_) */
|
|
/* There is already included the same memory map. Check if it is compatible (has the same major version) */
|
|
#if (MCU_MEM_MAP_VERSION != 0x0200u)
|
|
#if (!defined(MCU_MEM_MAP_SUPPRESS_VERSION_WARNING))
|
|
#warning There are included two not compatible versions of memory maps. Please check possible differences.
|
|
#endif /* (!defined(MCU_MEM_MAP_SUPPRESS_VERSION_WARNING)) */
|
|
#endif /* (MCU_MEM_MAP_VERSION != 0x0200u) */
|
|
#endif /* #if !defined(MKL25Z4_H_) */
|
|
|
|
/* MKL25Z4.h, eof. */
|